SINGLE-CHIP 4-BIT CMOS MICROCOMPUTER

#### DESCRIPTION

The 4570 Group is a 4-bit single-chip microcomputer designed with CMOS technology. Its CPU is that of the 4500 series using a simple, high-speed instruction set. The computer is equipped with a carrier wave output circuit for remote control, an 8-bit timer with a reload register, a 10-bit timer with a reload register, and an 8-bit timer with two reload registers.

The various microcomputers in the 4570 Group include variations of the built-in memory size. The mask ROM version and One Time PROM version of 4570 Group are produced as shown in the table below.

#### **FEATURES**

- Supply voltage
   2.5 V to 5.5 V (One Time)

#### System clock switch function

......f(XIN)/4 or not divided

### Timers

Timer 1... 10-bit timer with a reload register and carrier wave output auto-control function

Timer 2 ......8-bit timer with a reload register
Timer 3... 8-bit timer with two reload registers and carrier wave
generation function

- Power-on reset circuit
- Watchdog timer ...... 16 bits
- Key-on wakeup function (Ports P0, P1, and P4, ON/OFF of port P4 can be switched)
- •Pull-up transistor...... (Ports P0, P1, and P4, ON/OFF of port P4 can be switched)
- Voltage drop detection circuit
- Clock generating circuit (ceramic resonance)

#### **APPLICATION**

Remote control transmitter

| Product        | ROM (PROM) size<br>(X 10 bits) | RAM size<br>(X 4 bits) | Package | ROM type      |
|----------------|--------------------------------|------------------------|---------|---------------|
| M34570M4-XXXFP | 4096 words                     | 128 words              | 36P2R-A | Mask ROM      |
| M34570M8-XXXFP | 8192 words                     | 128 words              | 36P2R-A | Mask ROM      |
| M34570MD-XXXFP | 16384 words                    | 128 words              | 36P2R-A | Mask ROM      |
| M34570E8FP     | 8192 words                     | 128 words              | 36P2R-A | One Time PROM |
| M34570EDFP *   | 16384 words                    | 128 words              | 36P2R-A | One Time PROM |

<sup>\*:</sup> Under development (Jan. 1999)





### **BLOCK DIAGRAM**



SINGLE-CHIP 4-BIT CMOS MICROCOMPUTER

### **PERFORMANCE OVERVIEW**

| Parameter                          |              |             | Function                                                                                         |  |  |
|------------------------------------|--------------|-------------|--------------------------------------------------------------------------------------------------|--|--|
| Number of bas                      | ic instructi | ions        | 99                                                                                               |  |  |
| Minimum instruction execution time |              | cution time | 1.5 $\mu$ s (f(XiN) = 2.0 MHz:system clock = f(XiN): VDD = 5.0 V)                                |  |  |
|                                    |              |             | 2.86 $\mu$ s (f(Xin) = 4.2 MHz:system clock = f(Xin)/4: Vdd = 5.0 V)                             |  |  |
| Memory sizes ROM M34570M4          |              | M34570M4    | 4096 words X 10 bits                                                                             |  |  |
|                                    |              | M34570M8    | 8192 words X 10 bits                                                                             |  |  |
|                                    |              | M34570MD    | 16384 words X 10 bits                                                                            |  |  |
|                                    |              | M34570E8    | 8192 words X 10 bits                                                                             |  |  |
|                                    |              | M34570ED    | 16384 words X 10 bits                                                                            |  |  |
|                                    | RAM          |             | 128 words X 4 bits                                                                               |  |  |
| Input/Output                       | D0-D9        | Output      | Ten independent output ports; port D <sub>9</sub> is also used as the Tou⊤ output pin.           |  |  |
| ports                              | P00-P03      | I/O         | 4-bit I/O port; every pin of the ports has a key-on wakeup function and a pull-up function.      |  |  |
|                                    | P10-P13      | I/O         | 4-bit I/O port; every pin of the ports has a key-on wakeup function and a pull-up function.      |  |  |
|                                    | P20, P21     | Input       | 2-bit input port, port P21 is also used as INT input pin.                                        |  |  |
|                                    | P30-P33      | I/O         | 4-bit I/O port                                                                                   |  |  |
|                                    | P40-P43      | Input       | 4-bit input port; both pull-up function and key-on wakeup function can be switched by software.  |  |  |
|                                    | CARR         | Output      | 1-bit output port (CMOS output)                                                                  |  |  |
|                                    | Тоит         | Output      | 1-bit output pin; To∪⊤ output pin is also used as port D <sub>9</sub> .                          |  |  |
|                                    | INT          | Input       | 1-bit input pin with a key-on wakeup function. INT input pin is also used as port P21.           |  |  |
| Timers                             | Timer 1      |             | 10-bit timer with a reload register and carrier wave output auto-control function                |  |  |
|                                    | Timer 2      |             | 8-bit timer with a reload register                                                               |  |  |
|                                    | Timer 3      |             | 8-bit timer with two reload registers and carrier wave generation function                       |  |  |
| Interrupt                          | Sources      |             | 4 (one for external and three for timer)                                                         |  |  |
|                                    | Nesting      |             | 1 level                                                                                          |  |  |
| Subroutine nes                     | sting        |             | 8 levels (however, only 7 levels can be used when an interrupt is used or the TABP p instruction |  |  |
|                                    |              |             | is executed)                                                                                     |  |  |
| Device structur                    | re           |             | CMOS silicon gate                                                                                |  |  |
| Package                            |              |             | 36-pin plastic molded SSOP                                                                       |  |  |
| Operating temp                     | perature ra  | ange        | −20 °C to 70 °C                                                                                  |  |  |
| Supply voltage                     |              |             | 2.0 V to 5.5 V for mask ROM version (2.5 V to 5.5 V for One Time PROM version)                   |  |  |
| Power                              | at active    |             | 1.3 mA (f(XIN) = 4.2 MHz: system clock = f(XIN)/4, VDD=5.0 V)                                    |  |  |
| dissipation                        |              |             | 0.5 mA (f(Xin) = 1.0 MHz: system clock = f(Xin), Vdd=3.0 V)                                      |  |  |
| (typical value)                    | at RAM b     | ack-up      | 0.1 μA (Ta=25 °C, Vdd=5V, typical value)                                                         |  |  |

### **DEFINITION OF CLOCK AND CYCLE**

#### System clock

The system clock is the basic clock for controlling this product. The system clock can be selected by bit 3 of the clock control register MR as shown in the table below.

### Table Selection of system clock

| MRз | System clock |
|-----|--------------|
| 0   | f(XIN)       |
| 1   | f(XIN)/4     |

Note: f(X<sub>IN</sub>)/4 is selected immediately after system is released from reset.

#### Instruction clock

The instruction clock is the standard clock for controlling CPU. The instruction clock is a signal derived from dividing the system clock by 3. The one cycle of the instruction clock is equivalent to the one machine cycle.

#### Machine cycle

The machine cycle is the standard cycle required to execute the instruction.

### SINGLE-CHIP 4-BIT CMOS MICROCOMPUTER

### **PIN DESCRIPTION**

| Pin      | Name                | Input/Output | Function                                                                                      |
|----------|---------------------|--------------|-----------------------------------------------------------------------------------------------|
| Vdd      | Power supply        | _            | Connected to a plus power supply.                                                             |
| Vss      | Ground              | _            | Connected to a 0 V power supply.                                                              |
| CNVss    | CNVss               | Input        | Connect CNVss to Vss and apply "L" (0V) to CNVss certainly.                                   |
| RESET    | Reset input         | I/O          | An N-channel open-drain I/O pin for a system reset. A pull-up transistor and a                |
|          |                     |              | capacitor are built-in this pin. When the watchdog timer causes the system to be              |
|          |                     |              | reset or the low-supply voltage is detected, the RESET pin outputs "L" level.                 |
| XIN      | Clock input         | Input        | I/O pins of the clock generating circuit. Connect a ceramic resonator between XIN             |
| Хоит     | Clock output        | Output       | pin and Xou⊤ pin. A feedback resistor is built-in between them.                               |
| D0-D9    | Output port D       | Output       | Each pin of port D has an independent 1-bit wide output function. Port D <sub>9</sub> is also |
|          |                     |              | used as To∪⊤ output pin. The output structure is N-channel open-drain.                        |
| P00-P03  | I/O port P0         | I/O          | 4-bit I/O port. It can be used as an input port when the output latch is set to "1."          |
|          |                     |              | The output structure is N-channel open-drain. Every pin of the ports has a key-on             |
|          |                     |              | wakeup function and a pull-up function.                                                       |
| P10-P13  | I/O port P1         | I/O          | 4-bit I/O port. It can be used as an input port when the output latch is set to "1."          |
|          |                     |              | The output structure is N-channel open-drain. Every pin of the ports has a key-on             |
|          |                     |              | wakeup function and a pull-up function.                                                       |
| P20, P21 | Input port P2       | I/O          | 2-bit input port. Port P21 is also used as the INT input pin.                                 |
| P30-P33  | I/O port P3         | I/O          | 4-bit I/O port. It can be used as an input port when the output latch is set to "1."          |
|          |                     |              | The output structure is N-channel open-drain.                                                 |
| P40-P43  | Input port P4       | Input        | 4-bit input port. Every pin of the ports has a key-on wakeup function and a pull-up           |
|          |                     |              | function. Both functions can be switched by software.                                         |
| CARR     | Carrier wave output | Output       | Carrier wave output pin for remote control transmit. The output structure is the              |
|          | for remote control  |              | CMOS circuit.                                                                                 |
| INT      | Interrupt input     | Input        | INT input pin accepts an external interrupt and has a key-on wakeup function. INT             |
|          |                     |              | input pin is also used as port P21.                                                           |
| Тоит     | Timer output        | Output       | Tou⊤ output pin has the function to output the timer 2 underflow signal divided by            |
|          |                     |              | 2. Tou⊤ output pin is also used as port D <sub>9</sub> .                                      |
| VDCE     | Voltage drop        | Input        | VDCE pin is used to control the operation/stop of the voltage drop detection circuit.         |
|          | detection circuit   |              | The circuit is operating when "H" level is input to the VDCE pin. It is stopped when          |
|          | enable              |              | "L" level is input to this pin.                                                               |

SINGLE-CHIP 4-BIT CMOS MICROCOMPUTER

#### **MULTIFUNCTION**

| Pin | Multifunction | Pin  | Multifunction   |
|-----|---------------|------|-----------------|
| D9  | Тоит          | Тоит | D9              |
| P21 | INT           | INT  | P2 <sub>1</sub> |

Notes 1: Pins except above have just single function.

#### **CONNECTIONS OF UNUSED PINS**

| Pin                  | Connection                                 | Pin     | Connection                                 |
|----------------------|--------------------------------------------|---------|--------------------------------------------|
| D0-D8                | Connect to Vss, or set the output latch to | P30-P33 | Connect to Vss, or set the output latch to |
| D <sub>9</sub> /Тоит | "0" and open.                              |         | "0" and open.                              |
| P00-P03              | Set the output latch to "1" and open.      | P40-P43 | Connect to Vss (Note 2) or open (Note 3).  |
| P10-P13              |                                            | CARR    | Open.                                      |
| P20, P21/INT         | Connect to Vss (Note 1).                   |         |                                            |

- Notes 1: When the P2<sub>1</sub>/INT pin is connected to Vss pin, set the return level to "H" level by software (interrupt control register I1<sub>2</sub>="1"). When the P2<sub>1</sub>/INT pin is connected to Vss pin while the return level is set to "L" level, system returns from RAM back-up state immediately after system enters the RAM back-up state.
  - 2: In order to connect ports P40–P43 to Vss, turn off their pull-up transistors (pull-up control register PU0i="0") by software and also invalidate the key-on wakeup functions (key-on wakeup control register K0i="0"). When these pins are connected to Vss while the key-on wakeup functions are left valid, the system fails to return from RAM back-up state. In order to make these pins open, turn on their pull-up transistors (register PU0i="1") by software (i = 0, 1, 2, 3). Be sure to select the key-on wakeup function and the pull-up function with every one port.
  - 3: In order to make ports P40-P43 open, turn on their pull-up transistors (register PU0i = "1") by software (i = 0, 1, 2, 3).

(Note in order to set the output latch to "0" or "1" or make pins open)

- After system is released from reset, a port is in a high-impedance state until the output latch of the port is set to "0" by software. Accordingly, the voltage level of pins is undefined and the excess of the supply current may occur.
- To set the output latch periodically is recommended because the value of output latch may change by noise or a program run away (caused by noise).

(Note in order to connect unused pins to Vss)

• To avoid noise, connect the unused pins to Vss at the shortest distance using a thick wire.

#### PORT FUNCTION

| <u>. OKT 1</u> | ONCTION              |                  |                      |              |           |         |                                |
|----------------|----------------------|------------------|----------------------|--------------|-----------|---------|--------------------------------|
| Port           | Pin                  | Input/           | Output structure     | Control      | Control   | Control | Remark                         |
| Fort   Fin     | Output               | Output structure | bits                 | instructions | registers | Remark  |                                |
| Port D         | D0-D8, D9/Тоит       | Output           | N-channel open-drain | 1            | SD        | W22     | W22 controls the switch of D9/ |
|                |                      | (10)             |                      |              | RD        |         | Tout pin                       |
|                |                      |                  |                      |              | CLD       |         |                                |
| Port P0        | P00-P03              | I/O              | N-channel open-drain | 4            | OP0A      |         | Pull-up functions              |
|                |                      | (4)              |                      |              | IAP0      |         | Key-on wakeup functions        |
| Port P1        | P10-P13              | I/O              | N-channel open-drain | 4            | OP1A      |         | Pull-up functions              |
|                |                      | (4)              |                      |              | IAP1      |         | Key-on wakeup functions        |
| Port P2        | P20                  | Input            |                      | 2            | IAP2      |         |                                |
|                |                      | (2)              |                      |              | SNZI0     |         |                                |
|                | P2 <sub>1</sub> /INT |                  |                      |              | (Note)    |         | Key-on wakeup function         |
| Port P3        | P30-P33              | I/O              | N-channel open-drain | 4            | OP3A      |         |                                |
|                |                      |                  |                      |              | IAP3      |         |                                |
| Port P4        | P40-P43              | Input            |                      | 4            | IAP4      | PU0     | Pull-up functions              |
|                |                      | (4)              |                      |              |           | K0      | (programmable)                 |
|                |                      |                  |                      |              |           |         | Key-on wakeup functions        |
|                |                      |                  |                      |              |           |         | (programmable)                 |

Note: Level of the P21/INT pin can be examined with the SNZI0 instruction.

<sup>2:</sup> The port D<sub>9</sub> is the output port and port P2<sub>1</sub> is the input port.

SINGLE-CHIP 4-BIT CMOS MICROCOMPUTER

### **PORT BLOCK DIAGRAMS**



SINGLE-CHIP 4-BIT CMOS MICROCOMPUTER

### **PORT BLOCK DIAGRAMS (continued)**



SINGLE-CHIP 4-BIT CMOS MICROCOMPUTER

# FUNCTION BLOCK OPERATIONS CPU

#### (1) Arithmetic logic unit (ALU)

The arithmetic logic unit ALU performs 4-bit arithmetic such as 4-bit data addition, comparison, AND operation, OR operation, and bit manipulation.

#### (2) Register A and carry flag (CY)

Register A is a 4-bit register used for arithmetic, transfer, exchange, and I/O operation.

Carry flag CY is a 1-bit flag that is set to "1" when there is a carry with the AMC instruction (Figure 1).

It is unchanged with both A n instruction and AM instruction. The value of  $A_0$  is stored in carry flag CY with the RAR instruction (Figure 2).

Carry flag CY can be set to "1" with the SC instruction and cleared to "0" with the RC instruction.

#### (3) Registers B and E

Register B is a 4-bit register used for temporary storage of 4-bit data, and for 8-bit data transfer together with register A. Register E is an 8-bit register. It can be used for 8-bit data transfer with register B used as the high-order 4 bits and register A as the low-order 4 bits (Figure 3).

### (4) Register D

Register D is a 3-bit register.

It is used to store a 7-bit ROM address together with register A and is used as a pointer within the specified page when the TABP p, BLA p, or BMLA p instruction is executed (Figure 4).



Fig. 1 AMC instruction execution example



Fig. 2 RAR instruction execution example



Fig. 3 Registers A, B and register E



Fig. 4 TABP p instruction execution example

#### SINGLE-CHIP 4-BIT CMOS MICROCOMPUTER

#### (5) Stack registers (SKs) and stack pointer (SP)

Stack registers (SKs) are used to temporarily store the contents of program counter (PC) just before branching until returning to the original routine when;

- branching to an interrupt service routine (referred to as an interrupt service routine),
- · performing a subroutine call, or
- executing the table reference instruction (TABP p).

Stack registers (SKs) are eight identical registers, so that subroutines can be nested up to 8 levels. However, one of stack registers is used when using an interrupt service routine or when executing a table reference instruction. Accordingly, be careful not to stack over when performing these operations together. The contents of registers SKs are destroyed when 8 levels are exceeded.

The register SK nesting level is pointed automatically by 3-bit stack pointer (SP). The contents of the stack pointer (SP) can be transferred to register A with the TASP instruction. Figure 5 shows the stack registers (SKs) structure.

Figure 6 shows the example of operation at subroutine call.

#### (6) Interrupt stack register (SDP)

Interrupt stack register (SDP) is a 1-stage register. When an interrupt occurs, this register (SDP) is used to temporarily store the contents of data pointer, carry flag, skip flag, register A, and register B just before an interrupt until returning to the original routine.

Unlike the stack registers (SKs), this register (SDP) is not used when executing the subroutine call instruction and the table reference instruction.

#### (7) Skip flag

Skip flag controls skip decision for the conditional skip instructions and continuous described skip instructions. When an interrupt occurs, the contents of skip flag is stored automatically in the interrupt stack register (SDP) and the skip condition is retained.



Fig. 5 Stack registers (SKs) structure



Fig. 6 Example of operation at subroutine call

#### SINGLE-CHIP 4-BIT CMOS MICROCOMPUTER

#### (8) Program counter (PC)

Program counter (PC) is used to specify a ROM address (page and address). It determines a sequence in which instructions stored in ROM are read. It is a binary counter that increments the number of instruction bytes each time an instruction is executed. However, the value changes to a specified address when branch instructions, subroutine call instructions, return instructions, or the table reference instruction (TABP p) is executed.

Program counter consists of PCH (most significant bit to bit 7) which specifies to a ROM page and PCL (bits 6 to 0) which specifies an address within a page. After it reaches the last address (address 127) of a page, it specifies address 0 of the next page (Figure 7).

Make sure that the PC ${\mbox{\scriptsize H}}$  does not specify after the last page of the built-in ROM.

#### (9) Data pointer (DP)

Data pointer (DP) is used to specify a RAM address and consists of registers Z, X, and Y. Register Z specifies a RAM file group, register X specifies a file, and register Y specifies a RAM digit (Figure 8).

Register Y is also used to specify the port D bit position. When using port D, set the port D bit position to register Y certainly and execute the SD or RD instruction (Figure 9).



Fig. 7 Program counter (PC) structure



Fig. 8 Data pointer (DP) structure



Fig. 9 SD instruction execution example

#### SINGLE-CHIP 4-BIT CMOS MICROCOMPUTER

#### **PROGRAM MEMORY (ROM)**

1 word of ROM is composed of 10 bits. ROM is separated every 128 words by the unit of page (addresses 0 to 127). Table 1 shows the ROM size and pages. Figure 10 shows the ROM map of M34570M8.

Table 1 ROM size and pages

| Product  | ROM size    | Pages          |  |
|----------|-------------|----------------|--|
| Floduct  | (X 10 bits) |                |  |
| M34570M4 | 4096 words  | 32 (0 to 31)   |  |
| M34570M8 | 8192 words  | 64 (0 to 63)   |  |
| M34570E8 | 8192 words  | 64 (0 to 63)   |  |
| M34570MD | 16384 words | 128 (0 to 127) |  |
| M34570ED | 16384 words | 128 (0 to 127) |  |

Note: When the TABP instruction is executed after executing the SBK instruction, data in pages 64 to 127 can be referred. When the TABP instruction is executed after executing the RBK instruction, data in pages 0 to 63 can be referred.

A top part of page 1 (addresses 008016 to 00FF16) is reserved for interrupt addresses (Figure 11). When an interrupt occurs, the address (interrupt address) corresponding to each interrupt is set in the program counter, and the instruction at the interrupt address is executed. When using an interrupt service routine, write the instruction generating the branch to that routine at an interrupt address.

Page 2 (addresses 010016 to 017F16) is the special page for subroutine calls. Subroutines written in this page can be called from any page with the 1-word instruction (BM). Subroutines extending from page 2 to another page can also be called with the BM instruction when it starts on page 2.

ROM pattern (bits 9 to 0) of all addresses can be used as data areas with the TABP p instruction.



Fig. 10 ROM map of M34570Mx



Fig. 11 Interrupt address page (addresses 008016 to 00FF16) structure

#### SINGLE-CHIP 4-BIT CMOS MICROCOMPUTER

### **DATA MEMORY (RAM)**

1 word of RAM is composed of 4 bits, but 1-bit manipulation (with the SB j, RB j, and SZB j instructions) is enabled for the entire memory area. A RAM address is specified by a data pointer. The data pointer consists of registers Z, X, and Y. Set a value to the data pointer certainly when executing an instruction to access RAM.

Table 2 shows the RAM size. Figure 12 shows the RAM map.

#### Table 2 RAM size

| Product  | RAM size                      |  |  |
|----------|-------------------------------|--|--|
| M34570Mx | 420 words W 4 hits (F42 hits) |  |  |
| M34570Ex | 128 words X 4 bits (512 bits) |  |  |



Fig. 12 RAM map

#### SINGLE-CHIP 4-BIT CMOS MICROCOMPUTER

#### INTERRUPT FUNCTION

The interrupt type is a vectored interrupt branching to an individual address (interrupt address) according to each interrupt source. An interrupt occurs when the following 3 conditions are satisfied.

- Interrupt enable flag (INTE) = "1" (Interrupt enabled)
- Interrupt enable bit = "1" (Interrupt request occurrence enabled)
- An interrupt activated condition is satisfied (request flag = "1")

Table 3 shows interrupt sources. (Refer to each interrupt request flag for details of activated conditions.)

#### (1) Interrupt enable flag (INTE)

The interrupt enable flag (INTE) controls whether the every interrupt enable/disable. Interrupts are enabled when INTE flag is set to "1" with the EI instruction and disabled when INTE flag is cleared to "0" with the DI instruction. When any interrupt occurs, the INTE flag is automatically cleared to "0," so that other interrupts are disabled until the EI instruction is executed.

#### (2) Interrupt enable bits (V10-V13, V20-V23)

Use an interrupt enable bit of interrupt control registers V1 and V2 to select the corresponding interrupt request or skip instruction.

Table 4 shows the interrupt request flag, interrupt enable bit and skip instruction.

Table 5 shows the interrupt enable bit function.

#### (3) Interrupt request flag

When the activated condition for each interrupt is satisfied, the corresponding interrupt request flag is set to "1." Each interrupt request flag is cleared to "0" when either;

- an interrupt occurs, or
- the next instruction is skipped with a skip instruction.

Each interrupt request flag is set when the activated condition is satisfied even if the interrupt is disabled by the INTE flag or its interrupt enable bit. Once set, the interrupt request flag retains set until a clear condition is satisfied.

Accordingly, an interrupt occurs when the interrupt disable state is released while the interrupt request flag is set.

If more than one interrupt request flag is set when the interrupt disable state is released, the interrupt priority level is as follows shown in Table 3.

#### **Table 3 Interrupt sources**

|          | •                    |                     |           |
|----------|----------------------|---------------------|-----------|
| Priority | Interrupt name       | Activated condition | Interrupt |
| level    | interrupt name       | Activated condition | address   |
| 1        | External 0 interrupt | Level change of     | Address 0 |
|          |                      | INT pin             | in page 1 |
| 2        | Timer 1 interrupt    | Timer 1 underflow   | Address 4 |
|          |                      |                     | in page 1 |
| 3        | Timer 2 interrupt    | Timer 2 underflow   | Address 6 |
|          |                      |                     | in page 1 |
| 4        | Timer 3 interrupt    | Timer 3 underflow   | Address 8 |
|          |                      |                     | in page 1 |

# Table 4 Interrupt request flag, interrupt enable bit and skip instruction

| III3ti dotioi        |              |            |                  |
|----------------------|--------------|------------|------------------|
| Interrupt name       | Request flag | Enable bit | Skip instruction |
| External 0 interrupt | EXF0         | V10        | SNZ0             |
| Timer 1 interrupt    | T1F          | V12        | SNZT1            |
| Timer 2 interrupt    | T2F          | V13        | SNZT2            |
| Timer 3 interrupt    | T3F          | V20        | SNZT3            |

#### Table 5 Interrupt enable bit function

| Interrupt enable bit | Occurrence of     | Skip instruction |
|----------------------|-------------------|------------------|
| interrupt enable bit | interrupt request |                  |
| 1                    | Enabled           | Invalid          |
| 0                    | Disabled          | Valid            |

#### SINGLE-CHIP 4-BIT CMOS MICROCOMPUTER

#### (4) Internal state during an interrupt

The internal state of the microcomputer during an interrupt is as follows (Figure 14).

- Program counter (PC)
  - An interrupt address is set in program counter. The address to be executed when returning to the main routine is automatically stored in the stack register (SK).
- Interrupt enable flag (INTE)
  INTE flag is cleared to "0" so that interrupts are disabled.
- Interrupt request flag
   Only the request flag for the current interrupt source is cleared to "0."
- Data pointer, carry flag, skip flag, registers A and B
   The contents of these registers and flags are stored automatically in the interrupt stack register (SDP).

#### (5) Interrupt processing

When an interrupt occurs, a program at an interrupt address is executed after a branch to a sequence for storing data into stack register is performed. Write the branch instruction to an interrupt service routine at an interrupt address.

Use the RTI instruction to return to main routine.

Interrupt enabled by executing the El instruction is performed after executing 1 instruction (just after the next instruction is executed). Accordingly, when the El instruction is executed just before the RTI instruction, interrupts are enabled after returning to the main routine. (Refer to Figure 13)



Fig. 13 Program example of interrupt processing



Fig. 14 Internal state when interrupt occurs



Fig. 15 Interrupt system diagram

#### SINGLE-CHIP 4-BIT CMOS MICROCOMPUTER

### (6) Interrupt control register

Interrupt control register V1
 Interrupt enable bits of external 0, timer 1 and timer 2 are assigned to register V1. Set the contents of this register through register A with the TV1A instruction. The TAV1

instruction can be used to transfer the contents of register V1 to register  $\rm A.$ 

Interrupt control register V2
 Interrupt enable bit of timer 3 is assigned to register V2.
 Set the contents of this register through register A with the TV2A instruction. The TAV2 instruction can be used to transfer the contents of register V2 to register A.

### Table 6 Interrupt control register

|                 | Interrupt control register V1   | at r | reset: 00002                                         | RAM back-up : 00002             | R/W |
|-----------------|---------------------------------|------|------------------------------------------------------|---------------------------------|-----|
| V13             | Timer 2 interrupt enable bit    | 0    | Interrupt disabled (                                 | SNZT2 instruction is valid)     |     |
| V 13            | Timer 2 interrupt enable bit    | 1    | Interrupt enabled (                                  | SNZT2 instruction is invalid)   |     |
| V12             | Timer 1 interrupt enable bit    | 0    | Interrupt disabled (                                 | SNZT1 instruction is valid)     |     |
| V 12            | Timer i interrupt eriable bit   | 1    | Interrupt enabled (                                  | SNZT1 instruction is invalid)   |     |
| V1 <sub>1</sub> | Not used                        | 0    | This hit has no fun                                  | otion but road/write is enabled |     |
| V 11            | NOT USED                        | 1    | This bit has no function, but read/write is enabled. |                                 |     |
| V10             | External 0 interrupt enable bit | 0    | Interrupt disabled (                                 | SNZ0 instruction is valid)      |     |
| V 10            | External o interrupt enable bit | 1    | Interrupt enabled (SNZ0 instruction is invalid)      |                                 |     |

|       | Interrupt control register V2 | at r                                        | eset : 00002                                         | at RAM back-up : 00002            | R/W |
|-------|-------------------------------|---------------------------------------------|------------------------------------------------------|-----------------------------------|-----|
| V23   | Not used                      | 0                                           | This hit has no fun                                  | ation, but road/write is enabled  |     |
| V23   | Tvot useu                     | This bit has no function, but read/write    |                                                      | ction, but read/write is enabled. |     |
| V22   | Not used                      | 0                                           | This bit has no function, but read/write is enabled. |                                   |     |
| V Z 2 | Not used                      | 1 Inis bit has no function                  |                                                      | ction, but read/write is enabled. |     |
| V21   | Not used                      | 0                                           | This hit has no function, but road/write is enabled  |                                   |     |
| ٧٧١   | Not used                      | This bit has no function, but read/write is |                                                      | ction, but read/write is enabled. |     |
| V20   | Timor 3 interrupt enable hit  | 0                                           | Interrupt disabled (                                 | SNZT3 instruction is valid)       |     |
| V Z 0 | Timer 3 interrupt enable bit  | 1                                           | Interrupt enabled (S                                 | SNZT3 instruction is invalid)     |     |

Note: "R" represents read enabled, and "W" represents write enabled.

#### SINGLE-CHIP 4-BIT CMOS MICROCOMPUTER

#### (7) Interrupt sequence

Interrupts occur only when the respective INTE flag, interrupt enable bits (V10–V13 and V20–V23), and interrupt request flags (EXF0, T1F, T2F, T3F) are "1." The interrupt actually occurs 2 to 3 machine cycles after the cycle in which all three

conditions are satisfied. The interrupt occurs after 3 machine cycles only when the three interrupt conditions are satisfied on execution of instructions other than one-cycle instructions (Refer to Figure 16).



Fig. 16 Interrupt sequence

SINGLE-CHIP 4-BIT CMOS MICROCOMPUTER

### **EXTERNAL INTERRUPTS**

An external interrupt request occurs when a valid waveform (= waveform causing the external 0 interrupt) is input to an interrupt input pin (edge detection).

The external 0 interrupt can be controlled with the interrupt control register I1.

Table 7 External interrupt activated condition

| Name                 | Input pin | Valid waveform             | Valid waveform selection bit (I12) |
|----------------------|-----------|----------------------------|------------------------------------|
| External 0 interrupt | P21/INT   | Falling waveform ("H"→"L") | 0                                  |
|                      |           | Rising waveform ("L"→"H")  | 1                                  |



Fig. 17 External interrupt circuit structure

#### SINGLE-CHIP 4-BIT CMOS MICROCOMPUTER

#### (1) External 0 interrupt request flag (EXF0)

External 0 interrupt request flag (EXF0) is set to "1" when a valid waveform is input to P21/INT pin.

The valid waveforms causing the interrupt must be retained at their level for 4 cycles or more of the system clock (Refer to Figure 16).

The state of EXF0 flag can be examined with the skip instruction (SNZ0). Use the interrupt control register V1 to select the interrupt or the skip instruction. The EXF0 flag is cleared to "0" when an interrupt occurs or when the next instruction is skipped with the skip instruction.

The P21/INT pin need not be selected the external interrupt input INT function or the normal input port P21 function. However, the EXF0 flag is set to "1" when a valid waveform is input to P21/INT pin even if it is used as an input port P21.

#### External 0 interrupt activated condition

External 0 interrupt activated condition is satisfied when a valid waveform is input to P21/INT pin.

The valid waveform can be selected from rising waveform or falling waveform. An example of how to use the external 0 interrupt is as follows.

- ① Select the valid waveform with the bit 2 of register I1.
- ② Clear the EXF0 flag to "0" with the SNZ0 instruction.
- ③ Set the NOP instruction for the case when a skip is performed with the SNZ0 instruction.
- Set both the external 0 interrupt enable bit (V10) and the INTE flag to "1."

The external 0 interrupt is now enabled. Now when a valid waveform is input to the P21/INT pin, the EXF0 flag is set to "1" and the external 0 interrupt occurs.

#### (2) External interrupt control register

Interrupt control register I1

Register I1 controls the valid waveform for the external 0 interrupt, the return level (valid level of wakeup signal) from the RAM back-up and P21/INT pin function. Set the contents of this register through register A with the TI1A instruction. The TAI1 instruction can be used to transfer the contents of register I1 to register A.

#### Table 8 External interrupt control register

|                 | Interrupt control register I1               | at                                          | reset : 00002                                        | at RAM back-up : state retained          | R/W      |
|-----------------|---------------------------------------------|---------------------------------------------|------------------------------------------------------|------------------------------------------|----------|
| 113             | Not used                                    | 0                                           | This hit has no fund                                 | etion, but road/write is anabled         |          |
| 113             | Not used                                    | This bit has no function, but read/write is |                                                      | ction, but read/write is enabled.        |          |
|                 |                                             | 0                                           | Falling waveform ("                                  | L" level of INT pin is recognized with t | he SNZI0 |
| l1 <sub>2</sub> | Interrupt valid waveform for INT pin/return |                                             | instruction)/"L" leve                                | ıl                                       |          |
| 112             | level selection bit (Note 2)                | 1                                           | Rising waveform ("                                   | H" level of INT pin is recognized with t | he SNZI0 |
|                 |                                             |                                             | instruction)/"H" leve                                | el                                       |          |
| I1 <sub>1</sub> | Not used                                    | 0                                           | This hit has no fund                                 | ction, but road/write is anabled         |          |
| 111             | Not used                                    | 1                                           | This bit has no function, but read/write is enabled. |                                          |          |
| l10             | Not used                                    | 0                                           | This hit has no fund                                 | ction, but read/write is enabled.        |          |
| 110             | Not used                                    | 1                                           | TITIIS DIL HAS NO TUNG                               | ction, but read/write is enabled.        |          |

Notes 1: "R" represents read enabled, and "W" represents write enabled.

2: Depending on the input state of P21/INT pin, the external interrupt request flag EXF0 may be set to "1" when the contents of I12 is changed. Accordingly, set a value to bit 2 of register I1 and execute the SNZ0 instruction to clear the EXF0 flag after executing at least one instruction.

#### SINGLE-CHIP 4-BIT CMOS MICROCOMPUTER

### **TIMERS**

The 4570 Group has the programmable timers and a fixed dividing frequency timer.

#### Programmable timer

The programmable timer has a reload register and enables the frequency dividing ratio to be set. It is decremented from a set value n. When it underflows (count to n+1), a timer interrupt request flag is set to "1," new data is loaded from the reload register, and count continues (auto-reload function).

#### • Fixed dividing frequency timer

The fixed dividing frequency timer has the fixed frequency dividing ratio (n). An interrupt request flag is set to "1" every n count of a count pulse.



Fig. 18 Auto-reload function

#### SINGLE-CHIP 4-BIT CMOS MICROCOMPUTER

The 4570 Group timer consists of the following circuits.

- Prescaler : frequency divider
- Timer 1 : 10-bit programmable timer with the interrupt function and the carrier wave output auto-control function
- Timer 2 : 8-bit programmable timer with the interrupt function
- Timer 3 : 8-bit programmable timer with the interrupt function and the carrier wave generation function
- 16-bit timer

Prescaler, timer 1, timer 2 and timer 3 can be controlled with the timer control registers W1, W2 and W3.

16-bit timer is the free-run counter without the control register. Each function is described below.

#### **Table 9 Function related timers**

| Circuit      | Structure           | Count source                    | Frequency dividing ratio | Use of output signal             | Control register |
|--------------|---------------------|---------------------------------|--------------------------|----------------------------------|------------------|
| Prescaler    | Frequency divider   | Instruction clock               | 4, 8                     | • Timer 1, 2 and 3 count sources | W1               |
| Timer 1      | 10-bit programmable | Prescaler output (ORCLK)        | 1 to 1024                | Timer 1 interrupt                | W1               |
|              | binary down counter | Carrier wave generating circuit |                          | Carrier wave output auto-control | (W5)             |
|              |                     | output (CARRY)                  |                          | Timer 2 count source             |                  |
| Timer 2      | 8-bit programmable  | Prescaler output (ORCLK)        | 1 to 256                 | Timer 2 interrupt                | W2               |
|              | binary down counter | Timer 1 underflow               |                          | Timer 3 count source             |                  |
|              |                     | Instruction clock               |                          | • Tout output                    |                  |
|              |                     | 16-bit timer underflow          |                          |                                  |                  |
| Timer 3      | 8-bit programmable  | Prescaler output (ORCLK)        | 1 to 256                 | Timer 3 interrupt                | W3               |
|              | binary down counter | Timer 2 underflow               |                          | Timer 1 count source             |                  |
|              |                     | • f(XIN) or f(XIN)/2            |                          | Carrier wave                     |                  |
| 16-bit timer | 16-bit fixed        | Instruction clock               | 65536                    | Watchdog timer                   |                  |
|              | dividing frequency  |                                 |                          | (15-th bit output is counted     |                  |
|              |                     |                                 |                          | twice.)                          |                  |
|              |                     |                                 |                          | Timer 2 count source             |                  |
|              |                     |                                 |                          | (16-bit timer underflow)         |                  |

#### SINGLE-CHIP 4-BIT CMOS MICROCOMPUTER



Fig. 19 Timers structure

#### SINGLE-CHIP 4-BIT CMOS MICROCOMPUTER

**Table 10 Timer control registers** 

| · · · · · · · · · · · · · · · · · · · |                                              |                  |                       |                        |     |
|---------------------------------------|----------------------------------------------|------------------|-----------------------|------------------------|-----|
| Timer control register W1             |                                              | at reset : 00002 |                       | at RAM back-up : 00002 | R/W |
| W13 Prescaler control bit             |                                              | 0                | Stop (prescaler stat  | te initialized)        |     |
| W13                                   | Prescaler control bit                        | 1                | Operating             |                        |     |
| ١٨/4 -                                | N/4 - Drescaler dividing ratio coloction hit |                  | Instruction clock div | vided by 4             |     |
| W12                                   | Prescaler dividing ratio selection bit       | 1                | Instruction clock div | vided by 8             |     |
| 10/4                                  | Times 1 sount source coloction bit           | 0                | Prescaler output (O   | RCLK)                  |     |
| W1 <sub>1</sub>                       | Timer 1 count source selection bit           | 1                | Carrier output (CAF   | RRY)                   |     |
| 10/4 -                                | Timer 1 central hit                          | 0                | Stop (state retained  | 1)                     |     |
| W10                                   | Timer 1 control bit                          | 1                | Operating             |                        |     |

|      | Timer control register W2                      |     |     | reset : 00002            | at RAM back-up : state retained | R/W |
|------|------------------------------------------------|-----|-----|--------------------------|---------------------------------|-----|
| W23  | Timer 2 control bit                            | 1   |     | Stop (state retained     | )                               |     |
| VVZ3 | Timer 2 control bit                            |     |     | Operating                |                                 |     |
| W22  | Port D9/Tout pin function selection bit        |     |     | Port D <sub>9</sub>      |                                 |     |
| VVZ2 | VV22 Fort D9/1001 pill fullction selection bit |     | 1   | Touт pin                 |                                 |     |
|      |                                                | W21 | W20 |                          | Count source                    |     |
| W21  | Timer 2 count source selection bits            | 0   | 0   | Prescaler output (O      | RCLK)                           |     |
|      |                                                | 0   | 1   | Timer 1 underflow signal |                                 |     |
| W20  |                                                | 1   | 0   | Instruction clock        |                                 |     |
|      |                                                |     | 1   | 16-bit timer underflo    | ow signal                       |     |

|                      | Timer control register W3           |     | at     | reset : 00002        | at RAM back-up : state retained R/W | V |
|----------------------|-------------------------------------|-----|--------|----------------------|-------------------------------------|---|
| W33                  | Timer 3 control bit                 | (   | 0      | Stop (state retained | )                                   |   |
| VV 33                | Timer 3 control bit                 |     | 1      | Operating            |                                     |   |
| W32                  | Not used                            |     | 0<br>1 | This bit has no func | tion, but read/write is enabled.    |   |
|                      |                                     | W31 | W30    |                      | Count source                        |   |
| W31 Timer 3 count so |                                     | 0   | 0      | Timer 2 underflow s  | signal                              |   |
|                      | Timer 3 count source selection bits | 0   | 1      | Prescaler output (C  | PRCLK)                              |   |
|                      |                                     | 1   | 0      | f(XIN) or f(XIN)/2   |                                     |   |
|                      |                                     | 1   | 1      | Not available        |                                     |   |

| Timer count value store register W5 at reset : 002 at RAM back-up : state retained R/W |
|----------------------------------------------------------------------------------------|
|----------------------------------------------------------------------------------------|

2-bit register. The contents of the high-order 2 bits (bits 9 and 8) of the 10-bit ROM pattern at address (D<sub>2</sub>D<sub>1</sub>D<sub>0</sub>A<sub>3</sub>A<sub>2</sub>A<sub>1</sub>A<sub>0</sub>) in page p specified by registers D and A is stored in this register W5 with the TABP p instruction.

In addition, data can be transferred between the low-order 2 bits of register A and this register W5 with the TW5A or TAW5 instruction. Data can be read/written to/from the high-order 2 bits of timer 1 with the T1AB or TAB1 instruction.

Note: "R" represents read enabled, and "W" represents write enabled.

#### (1) Timer control registers

#### Timer control register W1

Register W1 controls the count source and count operation of timer 1, the frequency dividing ratio and count operation of prescaler. Set the contents of this register through register A with the TW1A instruction. The TAW1 instruction can be used to transfer the contents of register W1 to register A.

#### Timer control register W2

Register W2 controls the count operation and count source of timer 2 and  $D_9/T_{OUT}$  pin function. Set the contents of this register through register A with the TW2A instruction. The TAW2 instruction can be used to transfer the contents of register W2 to register A.

#### • Timer control register W3

Register W3 controls the count operation and count source of timer 3. Set the contents of this register through register A with the TW3A instruction. The TAW3 instruction can be used to transfer the contents of register W3 to register A.

#### • Timer count value store register W5

2-bit register. The contents of the high-order 2 bits (bits 9 and 8) of the 10-bit ROM pattern at address in page p specified by registers D and A is stored in this register W5 with the TABP p instruction.

In addition, data can be transferred between the low-order 2 bits of register A and this register W5 with the TW5A or TAW5 instruction. Data can be read/written to/from the high-order 2 bits of timer 1 with the T1AB or TAB1 instruction.

#### (2) Precautions

Note the following for the use of timers.

#### Prescaler

Stop the prescaler operation to change its frequency dividing ratio.

Count source

Stop timer 1, 2 or 3 counting to change its count source.

Reading the timer count value

Stop each of the timers and then execute the TAB1, TAB2 or TAB3 instruction to read timer 1, 2 or 3 data.

Writing to reload register R1

When writing data to reload register R1 while timer 1 is operating, avoid a timing when timer 1 underflows.

Writing to reload register R3H

When writing data to reload register R3H while timer 3 is operating, avoid a timing when timer 3 underflows.

### (3) Prescaler

Prescaler is a frequency divider. Its frequency dividing ratio can be selected. The count source of prescaler is the instruction clock.

Use the bit 2 of register W1 to select the prescaler dividing ratio and the bit 3 to start and stop its operation. When the bit 3 of register W1 is cleared to "0," prescaler is initialized, and the output signal (ORCLK) stops.

#### (4) Timer 1 (interrupt function)

Timer 1 is a 10-bit binary down counter with the timer 1 reload register (R1). The 10-bit data can be set in timer 1 through registers A, B and W5. Set bits 0 to 3 to register A, bits 4 to 7 to register B and bits 8 to 9 to register W5 to set data to timer 1. Also, ROM pattern (bits 0 to 9) can be set to registers A, B and W5 with the TABP p instruction. Execute the T1AB instruction to set data in timer 1.

When timer 1 stops, 10-bit data can be set simultaneously in timer 1 and the reload register (R1) with the T1AB instruction. When timer 1 is operating, data can be set only in the reload register (R1) with the T1AB instruction.

When setting the next count data to reload register R1 while timer 1 is operating, be sure to set data before timer 1 underflows.

Timer 1 starts counting after the following process;

- ① set data in timer 1.
- 2 select the count source with bit 1 of register W1,
- 3 set the bit 0 of register W1 to "1."

Once count is started, when timer 1 underflows (the next count pulse is input after the contents of timer 1 becomes "0"), the timer 1 interrupt request flag (T1F) is set to "1," new data is loaded from reload register R1, and count continues (auto-reload function).

When a value set in reload register R1 is n, timer 1 divides the count source signal by n + 1 (n = 0 to 1023).

Data can be read from timer 1 to registers A, B and W5. Stop counting and then execute the TAB1 instruction to read its data.

#### (5) Timer 2 (interrupt function)

Timer 2 is an 8-bit binary counter with the timer 2 reload register (R2). Data can be set simultaneously in timer 2 and the reload register (R2) with the TAB2 instrucion. Also, data can be set only in the reload register (R2) with the TR2AB instruction.

Timer 2 starts counting after following process;

- ① set data in timer 2,
- 2 select the count source with bits 0 and 1 of register W2,
- 3 set the bit 3 of register W2 to "1."

Once count is started, when timer 2 underflows (the next count pulse is input after the contents of timer 2 becomes "0"), the timer 2 interrupt request flag (T2F) is set to "1," new data is loaded from reload register R2, and count continues (auto-reload function).

When a value set in reload register R2 is n, timer 2 divides the count source signal by n+1 (n=0 to 255).

Data can be read from timer 2 to registers A and B with the TAB2 instruction. Stop counting and then execute the TAB2 instruction to read its data.

SINGLE-CHIP 4-BIT CMOS MICROCOMPUTER

#### (6) Timer 3

Timer 3 is an 8-bit binary down counter with the timer 3 reload registers (R3H, R3L). Data can be set simultaneously in timer 3 and the reload register (R3L) with the T3AB instruction. Data can be set in reload register R3H with the T3HAB instruction.

Timer 3 starts counting after the following process;

- ① set data in timer 3,
- ② select the count source with the bits 1 and 0 of register W3,
- 3 set the bit 3 of register W3 to "1."

The  $f(X_{IN})$  or  $f(X_{IN})/2$  is selected as the count source by setting W3<sub>1</sub> to "1" and W3<sub>0</sub> to "0."

When the  $f(X_{IN})$  is selected as the system clock (bit 3 of clock control register MR= "0"),  $f(X_{IN})$  is selected as the count source.

When the  $f(X_{IN})/4$  is selected as the system clock (bit 3 of clock control register MR= "1"),  $f(X_{IN})/2$  is selected as the count source.

Once count is started, when timer 3 underflows (the next count pulse is input after the contents of timer 3 become "0"), the timer 3 interrupt request flag (T3F) is set to "1," new data is loaded from reload register R3H, and count coutinues (autoreload function).

When the timer 3 underflows again after auto-reload is performed, the timer 3 interrupt request flag (T3F) is set to "1" and new data is reloaded from the reload register R3L and count continues. Timer 3 reloads data from reload register R3H or R3L alternately every underflow.

When the T3AB instruction is executed while timer 3 is operating, new data is set in timer 3 and reload register R3L, count is started again at the next machine cycle. At the next underflow, data is reloaded from R3H and count continues regardless that auto-reload is performed from reload register R3H or R3L at the previous underflow.

Data can be read from timer 3 through registers A and B. Stop counting and then execute the TAB3 instruction to read its data. Timer 3 can be also used as the carrier wave generating circuit.

#### (7) Timer output pin (D9/Τουτ)

Timer output pin (D9/Tou $\tau$ ) is used to output the timer 2 underflow signal.

The D<sub>9</sub>/To $_{\rm U}$ T pin function can be selected by the bit 2 of register W2

#### (8) Timer interrupt request flags (T1F, T2F, T3F)

Each timer interrupt request flag is set to "1" when each timer underflows. The state of these flags can be examined with the skip instructions (SNZT1, SNZT2, SNZT3).

Use the interrupt control registers V1 and V2 to select an interrupt or a skip instruction.

An interrupt request flag is cleared to "0" when an interrupt occurs or when the next instruction is skipped with a skip instruction.

SINGLE-CHIP 4-BIT CMOS MICROCOMPUTER

#### **WATCHDOG TIMER**

Watchdog timer provides a method to reset the system when a program runs wild. Watchdog timer consists of 16-bit timer (WDT), watchdog timer enable flag (WEF), and watchdog timer flags (WDF1, WDF2).

Timer WDT starts downcounting the instruction clocks as the count source immediately after system is released from reset. The underflow signal is generated when the count value reaches "000016." This underflow signal can be used as the timer 2 count source.

When the WRST instruction is executed after system is released from reset, the WEF flag is set to "1." At this time, the watchdog timer starts operating.

When the count value of timer WDT reaches "BFFF16" or "3FFF16," WDF1 flag is set to "1." Then, if the WRST instruction is not executed while the timer WDT counts 32767, the WDF2 flag is set to "1" and the RESET pin outputs "L" level to reset the microcomputer. In software using the watchdog timer, make sure that the WRST instruction is executed in 32766 machine cycles or less in order to keep the microcomputer operating normally. To prevent the watchdog timer from stopping in the event of misoperation, the WEF flag is designed not to be initialized once the WRST instruction has been executed. Note also that, if the WRST instruction is never executed, the watchdog timer does not start.



Fig. 20 Watchdog timer function

The contents of the WEF flag, the WDF1 and WDF2 flags and the timer WDT are initialized at the RAM back-up mode.

However, if the WDF2 flag is set to "1" at the same time that the microcomputer enters the RAM back-up mode, system reset may be performed.

When using the watchdog timer and the RAM back-up mode, initialize the WDF1 flag with the WRST instruction just before the microcomputer enters the RAM back-up mode (refer to Figure 21).



Fig. 21 Program example to enter the RAM back-up mode when using the watchdog timer

#### SINGLE-CHIP 4-BIT CMOS MICROCOMPUTER

#### **CARRIER WAVE GENERATING CIRCUIT**

The 4570 Group has a carrier wave generating circuit that generates the transfer waveform for various remote control carrier wave.

The carrier wave generating circuit outputs the signal inverted every timer 3 underflow (CARRY) from port CARR.

When using the carrier wave generating circuit, select the  $f(X_{IN})$  or  $f(X_{IN})/2$  for the timer 3 count source (W31="1", W30="0").

When the bit 3 of the clock control register MR is "0" (system  $clock=f(X_{IN})$ ),  $f(X_{IN})$  is selected as the count source.

When the bit 3 of the clock control register MR is "1" (system  $clock=f(X_{IN})/4$ ),  $f(X_{IN})/2$  is selected as the count source.

Set the count value corresponding to "L" interval of carrier wave output to timer 3 reload register R3L.

Set the count value corresponding to "H" interval of carrier wave output to timer 3 reload register R3H.

Also, timer 1 can auto-control the carrier wave output of port CARR by setting the carrier wave output control register (C2). When timer 3 is stopped, the output level of port CARR is initialized. ("L" level)

#### (1) Carrier wave output control register (C2)

Timer 1 can auto-control the output enable interval and the output disable interval of the carrier wave output from port CARR by setting the bit 0 of register C2 to "1." Set the contents of this register through register A with the TC2A instruction.

The setting of the output enable/disable interval is described below.

- Validate the carrier wave output auto-control function (C20="1").
- ② Set the count value ("L" interval of carrier wave output) to timer 3 and reload register R3L.
- ③ Set the count value ("H" interval of carrier wave output) to timer 3 reload register R3H.
- Set the count value (the output enable interval of carrier wave from port CARR) to timer 1.
- Select the carrier wave (W11 = "1") as the timer 1 count source.
- © Operate timer 1 (W10="1").
- ⑦ Operate timer 3 (W33="1").
- ® Set the next count value (the output disable interval of carrier wave from port CARR) to reload register R1 before timer 1 underflow occurs.

The carrier wave is output from port CARR until the first timer 3 underflow occurs. The output of the carrier wave from port CARR is disabled and the next count value is loaded from reload register R1 to timer 1 by the first timer 1 underflow.

Then, the output of carrier wave is disabled until the second timer 1 underflow occurs. Also, the next enable interval of the carrier wave output can be set by setting the third count value to timer 1 reload register R1 before the second timer 1 underflow occurs.

If the carrier wave output auto-control function is invalidated (C20="0") while the carrier wave output is auto-controlled, the output of port CARR retains the state when the auto-control is invalidated regardless of timer 1 underflow. This state can be terminated by timer 1 stop (W10="0").

When the carrier wave output auto-control function is validated (C20="1") again after it is invalidated (C20="0"), the auto-control of carrier wave output is started again when the next timer 1 underflow occurs.

Stop the timer 3 and invalidate the auto-control function by timer 1 to use the port CARR output contorl bit (C21).

#### (2) Notes when using the carrier wave output auto-control function

- Set the timer 1 and register C2 before timer 3 is started to operate (W33="1").
- Stop the timer 1 (W1₀="0") after stopping the timer 3 (W3₃="0") while the carrier wave output is disabled in order to stop the carrier wave output auto-control operation.
- If the carrier wave output auto-control function is invalidated (C20="0") while the carrier wave output is auto-controlled, the output of port CARR retains the state when the autocontrol is invalidated regardless of timer 1 underflow.

When the carrier wave output auto-control function is validated (C20="1") again after it is invalidated (C20="0"), the auto-control by timer 1 is validated again when the next timer 1 underflow occurs.

However, when the carrier wave output auto-control bit (C2o) is changed during timer 1 underflow, the error-operation may occur.

 When the carrier wave output auto-control function is selected, use the carrier wave CARRY as the timer 1 count source.

If the ORCLK is used as the count source, a short pulse may occur in port CARR output because ORCLK is not synchronized with the carrier wave.

• When the carrier wave output auto-control function is selected and data is set to reload register R1 while timer 1 is operating, avoid the timing that the contents of timer 1 becomes "0" to execute the T1AB instruction.

Table 11 Carrier wave output control register

|   | Car                              | rrier wave output control register C2 | a                  | at reset : 002      | at RAM back-up : 002  | W |
|---|----------------------------------|---------------------------------------|--------------------|---------------------|-----------------------|---|
|   | C2 <sub>1</sub>                  | Port CARR output control bit          | 0                  | Port CARR "L" leve  | l output              |   |
|   | OZI I OK OKKI Odiput control bit | 1                                     | Port CARR "H" leve | el output           |                       |   |
| Г | Cas                              | Carrier ways autout auto control bit  | 0                  | Auto-control output | by timer 1 is invalid | - |
|   | C20                              | Carrier wave output auto-control bit  | 1                  | Auto-control output | by timer 1 is valid   |   |

Note: "W" represents write enabled.

SINGLE-CHIP 4-BIT CMOS MICROCOMPUTER



Fig. 22 Carrier wave output auto-control by timer 1

SINGLE-CHIP 4-BIT CMOS MICROCOMPUTER

#### **RESET FUNCTION**

System reset is performed by applying "L" level to RESET pin for 1 machine cycle or more when the following condition is satisfied;

 the value of supply voltage is the minimum value or more of the recommended operating conditions.

Then when "H" level is applied to RESET pin, software starts from address 0 in page 0.



Fig. 23 Reset release timing



Fig. 24 RESET pin input waveform and reset operation

#### (1) Power-on reset

Reset can be automatically performed at power on (poweron reset) by the built-in power-on reset circuit. When the builtin power-on reset circuit is used, the time for the supply voltage to reach the minimum operating voltage must be set to 100  $\mu$ s or less. If the rising time exceeds 100  $\mu$ s, connect a capacitor between the RESET pin and Vss at the shortest distance, and input "L" level to RESET pin until the value of supply voltage reaches the minimum operating voltage.



Fig. 25 Power-on reset circuit example

#### SINGLE-CHIP 4-BIT CMOS MICROCOMPUTER

### (2) Internal state at reset

Table 12 shows port state at reset, and Figure 26 shows internal state at reset (they are retained after system is released from reset).

The contents of timers, registers, flags and RAM except those shown in Figure 26 are undefined, so set the initial values to them.

Table 12 Port state at reset

| Name                                                                           | Function  | State                        |
|--------------------------------------------------------------------------------|-----------|------------------------------|
| D <sub>0</sub> –D <sub>8</sub> , D <sub>9</sub> /T <sub>0</sub> U <sub>T</sub> | Do-D8, D9 | High impedance (Note 1)      |
| P00-P03                                                                        | P00-P03   | (112 /\/\\ laval /\\late 4\\ |
| P10-P13                                                                        | P10-P13   | "H" (Vdd) level (Note 1)     |
| P20, P21/INT                                                                   | P20, P21  | High impedance               |
| P30-P33                                                                        | P30-P33   | High impedance (Note 1)      |
| P40-P43                                                                        | P40-P43   | High impedance (Note 2)      |
| CARR                                                                           | CARR      | "L" (Vss) level              |

Notes 1: Output latch is set to "1."

2: The pull-up transistor is turned off.

| Program counter (PC)                           | $ \dots \dots$ |
|------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|
| Address 0 in page 0 is set to program counter. |                                                                                                                      |
| Interrupt enable flag (INTE)                   | 0 (Interrupt disabled)                                                                                               |
| Power down flag (P)                            | 0                                                                                                                    |
| External 0 interrupt request flag (EXF0)       | 0                                                                                                                    |
| Interrupt control register V1                  | 0 0 0 0 0 (Interrupt disabled)                                                                                       |
| Interrupt control register V2                  | 0 0 0 0 0 (Interrupt disabled)                                                                                       |
| Interrupt control register I1                  | 0 0 0 0                                                                                                              |
| Timer 1 interrupt request flag (T1F)           | 0                                                                                                                    |
| Timer 2 interrupt request flag (T2F)           | 0                                                                                                                    |
| Timer 3 interrupt request flag (T3F)           | 0                                                                                                                    |
| Watchdog timer flags (WDF1, WDF2)              | 0                                                                                                                    |
| Watchdog timer enable flag (WEF)               | 0                                                                                                                    |
| Timer control register W1                      | 0 0 0 0 0 (Prescaler and timer 1 stopped)                                                                            |
| Timer control register W2                      |                                                                                                                      |
| Timer control register W3                      |                                                                                                                      |
| Timer count value store register W5            | 0 0                                                                                                                  |
| Clock control register MR                      | 1 0 0 0                                                                                                              |
| 8-bit general-purpose register SI              | 0 0 0 0 0 0 0 0                                                                                                      |
| Carrier wave output control register C2        | 0 0                                                                                                                  |
| Key-on wakeup control register K0              | 0 0 0 0                                                                                                              |
| Pull-up control register PU0                   | 0 0 0 0                                                                                                              |
| Carry flag (CY)                                | 0                                                                                                                    |
| Register A                                     | 0 0 0 0                                                                                                              |
| Register B                                     | 0 0 0 0                                                                                                              |
| Register D                                     | XXX                                                                                                                  |
| Register E                                     |                                                                                                                      |
| Register X                                     | 0 0 0 0                                                                                                              |
| Register Y                                     | 0 0 0 0                                                                                                              |
| Register Z                                     | XX                                                                                                                   |
| Stack pointer (SP)                             |                                                                                                                      |

Fig. 26 Internal state at reset

SINGLE-CHIP 4-BIT CMOS MICROCOMPUTER

### **VOLTAGE DROP DETECTION CIRCUIT**

The built-in voltage drop detection circuit is designed to detect a drop in voltage and to reset the microcomputer if the supply voltage drops below a set value.

The voltage drop detection circuit is not operated at the RAM back-up mode.



Fig. 27 Voltage drop detection reset circuit



Fig. 28 Voltage drop detection circuit operation waveform

#### SINGLE-CHIP 4-BIT CMOS MICROCOMPUTER

#### **RAM BACK-UP MODE**

The 4570 Group has the RAM back-up mode.

When the EPOF and POF instructions are executed continuously, system enters the RAM back-up state.

The POF instruction is equivalent to the NOP instruction when the EPOF instruction is not executed before the POF instruction. As oscillation is stopped retaining RAM, the function of reset circuit and states at RAM back-up mode, power dissipation can be reduced without losing the contents of RAM.

Table 13 shows the function and states retained at RAM backup. Figure 29 shows the state transition.

#### (1) Identification of the start condition

Warm start (return from the RAM back-up mode) or cold start (return from the normal reset state) can be identified by examining the state of the power down flag (P) with the SNZP instruction.

#### (2) Warm start condition

When the external wakeup signal is input after the system enters the RAM back-up mode by executing the EPOF and POF instructions continuously, the CPU starts executing the software from address 0 in page 0. In this case, the P flag is "1."

#### (3) Cold start condition

The CPU starts executing the software from address 0 in page 0 when:

- reset pulse is input to RESET pin, or
- · reset by watchdog timer is performed, or
- voltage drop detection circuit detects the voltage drop.
   In this case, the P flag is "0."

Table 13 Functions and states retained at RAM back-up

| Function                                     | RAM back-up |
|----------------------------------------------|-------------|
| Program counter (PC), registers A, B,        | · ·         |
| carry flag (CY), stack pointer (SP) (Note 2) | ×           |
| Contents of RAM                              | 0           |
| Port level                                   | 0           |
| Clock control register MR                    | 0           |
| Timer control register W1                    | ×           |
| Timer control registers W2, W3               | 0           |
| Timer count value store register W5          | 0           |
| Interrupt control registers V1, V2           | X           |
| Interrupt control register I1                | 0           |
| Carrier wave output control register C2      | X           |
| 8-bit general-purpose register SI            | 0           |
| Timer 1 function                             | ×           |
| Timer 2 function                             | (Note 3)    |
| Timer 3 function                             | (Note 3)    |
| Pull-up control register PU0                 | 0           |
| Key-on wakeup control register K0            | 0           |
| External 0 interrupt request flag (EXF0)     | X           |
| Timer 1 interrupt request flag (T1F)         | ×           |
| Timer 2 interrupt request flag (T2F)         | (Note 3)    |
| Timer 3 interrupt request flag (T3F)         | (Note 3)    |
| Watchdog timer flag 1 (WDF1)                 | X (Note 4)  |
| Watchdog timer flag 2 (WDF2)                 | X (Note 4)  |
| Watchdog timer enable flag (WEF)             | X (Note 4)  |
| 16-bit timer (WDT)                           | X (Note 4)  |
| Interrupt enable flag (INTE)                 | ×           |

Notes 1: "O" represents that the function can be retained, and "X" represents that the function is initialized.

Registers and flags other than the above are undefined at RAM back-up, and set an initial value after returning.

- 2: The stack pointer (SP) points the level of the stack register and is initialized to "1112" at RAM back-up.
- 3: The state of the timer is undefined.
- 4: Initialize the watchdog timer with the WRST instruction, and then execute the EPOF and POF instructions.

#### SINGLE-CHIP 4-BIT CMOS MICROCOMPUTER

#### (4) Return signal

An external wakeup signal is used to return from the RAM back-up mode because the oscillation is stopped. Table 14 shows the return condition for each return source.

#### (5) Port P4 control registers

Key-on wakeup control register K0
Register K0 controls the port P4 key-on wakeup function.
Set the contents of this register through register A with
the TK0A instruction. In addition, the TAK0 instruction can
be used to transfer the contents of register K0 to register
A.

Pull-up control register PU0
 Register PU0 controls the ON/OFF of the port P4 pull-up transistor. Set the contents of this register through register A with the TPU0A instruction. In addition, the TAPU0 instruction can be used to transfer the contents of register PU0 to register A.

Table 14 Return source and return condition

| Re       | turn source              | Return condition                   | Remarks                                                                        |
|----------|--------------------------|------------------------------------|--------------------------------------------------------------------------------|
| <u></u>  | Ports P0, P1             | Return by an external falling edge | Port P0 shares the falling edge detection circuit with ports P1 and P4.        |
| signal   | and P4                   | input ("H"→"L").                   | Key-on wakeup functions of ports P0 and P1 are always valid. The key-          |
|          |                          |                                    | on wakeup function valid/invalid of port P4 can be controlled with register    |
| wakeup   |                          |                                    | K0. Set the port using the key-on wakeup function selected to "H" level        |
|          |                          |                                    | before going into the RAM back-up mode.                                        |
| External | P2 <sub>1</sub> /INT pin | Return by an external "H" level or | Select the return level ("L" level or "H" level) with the bit 2 of register I1 |
| (ter     |                          | "L" level input.                   | according to the external state before going into the RAM back-up mode.        |
| L ŵ      |                          | The EXF0 flag is not set.          |                                                                                |

SINGLE-CHIP 4-BIT CMOS MICROCOMPUTER



Fig. 29 State transition



Fig. 30 Set source and clear source of the P flag



Fig. 31 Start condition identified example using the SNZP instruction

Table 15 Key-on wakeup control register and pull-up control register

| Key-on wakeup control register K0  |                                    | at | reset: 00002           | at RAM back-up : state retained | R/W |
|------------------------------------|------------------------------------|----|------------------------|---------------------------------|-----|
| K03                                | Port P4 <sub>3</sub> key-on wakeup | 0  | Key-on wakeup not used |                                 |     |
| KU3                                | control bit                        | 1  | Key-on wakeup used     |                                 |     |
| 1/0                                | Port P42 key-on wakeup             | 0  | Key-on wakeup not used |                                 |     |
| K0 <sub>2</sub> control bit        |                                    | 1  | Key-on wakeup used     |                                 |     |
| Ι/Ο.                               | Port P4 <sub>1</sub> key-on wakeup | 0  | Key-on wakeup not used |                                 |     |
| K01 control bit                    |                                    | 1  | Key-on wakeup used     |                                 |     |
| Port P4 <sub>0</sub> key-on wakeup |                                    | 0  | Key-on wakeup not      | used                            |     |
| <b>K0</b> <sub>0</sub>             | control bit                        | 1  | Key-on wakeup use      | ed                              |     |

| Pull-up control register PU0 |                                                             | at reset : 00002         |                        | at RAM back-up : state retained R/W | V |
|------------------------------|-------------------------------------------------------------|--------------------------|------------------------|-------------------------------------|---|
| DUO                          | Port P4 <sub>3</sub> pull-up transistor                     | 0 Pull-up transistor OFF |                        |                                     |   |
| PU0₃                         | control bit                                                 | 1                        | Pull-up transistor ON  |                                     |   |
| DUO:                         | Port P42 pull-up transistor                                 | 0                        | Pull-up transistor OFF |                                     |   |
| PU0 <sub>2</sub>             | control bit                                                 | 1                        | Pull-up transistor ON  |                                     |   |
| DLIO.                        | Port P4 <sub>1</sub> pull-up transistor                     | 0                        | Pull-up transistor OFF |                                     |   |
| PU01                         | control bit                                                 | 1                        | Pull-up transistor ON  |                                     |   |
| DI IO-                       | Port P4 <sub>0</sub> and P0 <sub>1</sub> pull-up transistor | 0                        | Pull-up transistor OFF |                                     |   |
| PU0 <sub>0</sub>             | control bit                                                 | 1                        | Pull-up transistor ON  |                                     |   |

Note: "R" represents read enabled, and "W" represents write enabled.

SINGLE-CHIP 4-BIT CMOS MICROCOMPUTER

#### **CLOCK CONTROL**

The clock control circuit consists of the following circuits.

- Clock generating circuit
- Control circuit to stop the clock oscillation
- System clock selection circuit
- Instruction clock generating circuit
- Control circuit to return from the RAM back-up mode



Fig. 32 Clock control circuit structure

Clock signal f(XIN) is obtained by externally connecting a ceramic resonator. Connect this external circuit to pins XIN and XOUT at the shortest distance. A feedback resistor is built-in between pins XIN and XOUT.

### **ROM ORDERING METHOD**

Please submit the information described below when ordering Mask ROM.

- (1) M34570M4-XXXFP Mask ROM Order Confirmation Form, M34570M8-XXXFP Mask ROM Order Confirmation Form, or M34570MD-XXXFP Mask ROM Order Confirmation Form
- (2) Data to be written into mask ROM..... EPROM (three sets containing the identical data)
- (3) Mark Specification Form ...... 1



Fig. 33 Ceramic resonator external circuit

#### SINGLE-CHIP 4-BIT CMOS MICROCOMPUTER

#### LIST OF PRECAUTIONS

#### ① Noise and latch-up prevention

Connect a capacitor on the following condition to prevent noise and latch-up;

- connect a capacitor (approx. 0.1 μF) between pins Vpb and Vss at the shortest distance,
- · equalize its wiring in width and length, and
- · use the thickest wire.

In the One Time PROM version, CNVss pin is also used as VPP pin. Accordingly, when using this pin, connect this pin to Vss through a resistor about 5 k $\Omega$  (connect this resistor to CNVss/VPP pin as close as possible).

#### 2 Prescaler

Stop the prescaler operation to change its frequency dividing ratio.

#### 3 Count source

Stop timer 1, timer 2 or timer 3 counting to change its count source.

#### Reading the timer count value

Stop each of the timers and then execute the TAB1, TAB2 or TAB3 instruction to read timer 1, 2 or 3 data.

#### ⑤ Writing to reload register R1

When writing the data to reload register R1 while timer 1 is operating, avoid a timing when timer 1 underflows.

#### 6 Writing to reload register R3H

When writing the data to reload register R3H while timer 3 is operating, avoid a timing when timer 3 underflows.

#### Notes on timer 3 operation start

Set the timer 1 and register C2 before timer 3 is started to operate (W33="1").

® Notes on carrier wave output auto-control operation stop Stop the timer 1 (W10="0") after stopping the timer 3 (W33="0") while the carrier wave output is disabled in order to stop the carrier wave output auto-control operation.

#### Notes on setting carrier wave output control regiter C2

If the carrier wave output auto-control function is invalidated (C20="0") while the carrier wave output is auto-controlled, the output of port CARR retains the state when the auto-control is invalidated regardless of timer 1 underflow.

When the carrier wave output auto-control function is validated (C20="1") again after it is invalidated (C20="0"), the auto-control by timer 1 is validated again when the next timer 1 underflow occurs.

However, when the carrier wave output auto-control bit (C20) is changed during timer 1 underflow, the error-operation may occur.

#### ® Notes on timer 1 count source

When the carrier wave output auto-control function is selected, use the carrier wave CARRY as the timer 1 count source. If the ORCLK is used as the count source, a short pulse may occur in port CARR output because ORCLK is not synchronized with the carrier wave.

# Notes on writing to reload register R1 when carrier wave output auto-control operation

When the carrier wave output auto-control function is selected and data is set to reload register R1 while timer 1 is operating, avoid the timing that the contents of timer 1 becomes "0" to execute the T1AB instruction.

### One Time PROM version

The operating power voltage of the One Time PROM version is within the range of 2.5 V to 5.5 V.

### <sup>13</sup> Multifunction

Note that the port D<sub>9</sub> output function and P2<sub>1</sub> input function can be used even when TouT and INT pin function is selected.

#### 19 POF instruction

Note that system cannot enter the RAM back-up state when executing only the POF instruction.

Execute the POF instruction immediately after executing the EPOF instruction to enter the RAM back-up.

Be sure to disable interrupts by executing the DI instruction before executing the EPOF instruction.

### <sup>®</sup> Program counter

Make sure that the PCH does not specify after the last page of the built-in ROM.

#### <sup>16</sup>P2<sub>1</sub>/INT pin

When the interrupt valid waveform of P2<sub>1</sub>/INT pin is changed with the bit 2 of register I1 in software, be careful about the following notes.

- Clear the bit 0 of register V1 to "0" and then change the interrupt valid waveform of P2<sub>1</sub>/INT pin with the bit 2 of register I1 (refer to Figure 34<sup>①</sup>).
- Clear the bit 2 of register I1 to "0" and execute the SNZ0 instruction to clear the EXF0 flag after executing at least one instruction (refer to Figure 34<sup>2</sup>). Depending on the input state of the P21/INT pin, the external 0 interrupt request flag (EXF0) may be set to "1" when the interrupt valid waveform is changed.

| :    |                                                   |  |
|------|---------------------------------------------------|--|
| LA   | 4 ; (XXX02)                                       |  |
| TV1A | ; The SNZ0 instruction is valid ①                 |  |
| LA   | 4                                                 |  |
| TI1A | ; Change of the interrupt valid waveform          |  |
| NOP  | 2                                                 |  |
| SNZ0 | ;The SNZ0 instruction is executed                 |  |
| NOP  |                                                   |  |
|      | X: this bit is not related to the setting of INT. |  |

Fig. 34 External 0 interrupt program example

SINGLE-CHIP 4-BIT CMOS MICROCOMPUTER

**SYMBOL**The symbols shown below are used in the following list of instruction function and machine instructions.

| Symbol | Contents                                         | Symbol            | Contents                                                       |
|--------|--------------------------------------------------|-------------------|----------------------------------------------------------------|
| Α      | Register A (4 bits)                              | WDF1              | Watchdog timer flag 1                                          |
| В      | Register B (4 bits)                              | WDF2              | Watchdog timer flag 2                                          |
| DR     | Register D (3 bits)                              | WEF               | Watchdog timer enable flag                                     |
| E      | Register E (8 bits)                              | INTE              | Interrupt enable flag                                          |
| C2     | Carrier wave output control register C2 (2 bits) | EXF0              | External 0 interrupt request flag                              |
| SI     | 8-bit general-purpose register SI (8 bits)       | Р                 | Power down flag                                                |
| V1     | Interrupt control register V1 (4 bits)           |                   |                                                                |
| V2     | Interrupt control register V2 (4 bits)           | D                 | Port D (10 bits)                                               |
| 11     | Interrupt control register I1 (4 bits)           | P0                | Port P0 (4 bits)                                               |
| W1     | Timer control register W1 (4 bits)               | P1                | Port P1 (4 bits)                                               |
| W2     | Timer control register W2 (4 bits)               | P2                | Port P2 (2 bits)                                               |
| W3     | Timer control register W3 (4 bits)               | P3                | Port P3 (4 bits)                                               |
| W5     | Timer count value store register W5 (2 bits)     | P4                | Port P4 (4 bits)                                               |
| K0     | Key-on wakeup control register K0 (4 bits)       | x                 | Hexadecimal variable                                           |
| PU0    | Pull-up control register PU0 (4 bits)            | у                 | Hexadecimal variable                                           |
| MR     | Clock control register MR (4 bits)               | z                 | Hexadecimal variable                                           |
| ×      | Register X (4 bits)                              | p                 | Hexadecimal variable                                           |
| Υ      | Register Y (4 bits)                              | n                 | Hexadecimal constant which represents the                      |
| z      | Register Z (2 bits)                              |                   | immediate value                                                |
| DP     | Data pointer (10 bits)                           | i                 | Hexadecimal constant which represents the                      |
|        | (It consists of registers X, Y, and Z)           |                   | immediate value                                                |
| PC     | Program counter (14 bits)                        | j                 | Hexadecimal constant which represents the                      |
| РСн    | High-order 7 bits of program counter             |                   | immediate value                                                |
| PC∟    | Low-order 7 bits of program counter              | A3A2A1A0          | Binary notation of hexadecimal variable A                      |
| sĸ     | Stack register (14 bits X 8)                     |                   | (same for others)                                              |
| SP     | Stack pointer (3 bits)                           |                   |                                                                |
| CY     | Carry flag                                       | ←                 | Direction of data movement                                     |
| R1     | Timer 1 reload register                          | $\leftrightarrow$ | Data exchange between a register and memory                    |
| R2     | Timer 2 reload register                          | ?                 | Decision of state shown before "?"                             |
| R3H    | Timer 3 reload register                          | ( )               | Contents of registers and memories                             |
| R3L    | Timer 3 reload register                          |                   | Negate, Flag unchanged after executing                         |
| T1     | Timer 1                                          |                   | instruction                                                    |
| T2     | Timer 2                                          | M(DP)             | RAM address pointed by the data pointer                        |
| T3     | Timer 3                                          | а                 | Label indicating address as a |
| T1F    | Timer 1 interrupt request flag                   | p, a              | Label indicating address a6 a5 a4 a3 a2 a1 a0                  |
| T2F    | Timer 2 interrupt request flag                   |                   | in page p5 p4 p3 p2 p1 p0                                      |
| T3F    | Timer 3 interrupt request flag                   | С                 | Hex. C + Hex. number x (also same for others)                  |
|        |                                                  | +                 |                                                                |
|        |                                                  | x                 |                                                                |

Note: The 4570 Group just invalidates the next instruction when a skip is performed. The contents of program counter is not increased by 2. Accordingly, the number of cycles does not change even if skip is not performed. However, the cycle count becomes "1" if the TABP p, RT, or RTS instruction is skipped.

SINGLE-CHIP 4-BIT CMOS MICROCOMPUTER

#### LIST OF INSTRUCTION FUNCTION

| Grouping                      | Mnemonic | Function                                                                                                                                    | Grouping                 |        | Function                                                                                     | Grouping             | Mnemonic | Function                                                                         |
|-------------------------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|--------|----------------------------------------------------------------------------------------------|----------------------|----------|----------------------------------------------------------------------------------|
|                               | TAB      | (A) ← (B)                                                                                                                                   | ısfer                    | XAMI j | $(A) \leftarrow \rightarrow (M(DP))$<br>$(X) \leftarrow (X)EXOR(j)$                          |                      | SB j     | (Mj(DP)) ← 1<br>j = 0 to 3                                                       |
|                               | ТВА      | $(B) \leftarrow (A)$                                                                                                                        | RAM to register transfer |        | $j = 0 \text{ to } 15$ $(Y) \leftarrow (Y) + 1$                                              | ration               | RB j     | (Mj(DP)) ← 0                                                                     |
|                               | TAY      | $(A) \leftarrow (Y)$                                                                                                                        | to regit                 | тма ј  | $(M(DP)) \leftarrow (A)$                                                                     | Bit operation        |          | j = 0 to 3                                                                       |
|                               | TYA      | $(Y) \leftarrow (A)$                                                                                                                        | RAM                      |        | $(X) \leftarrow (X)EXOR(j)$<br>j = 0  to  15                                                 | ш                    | SZB j    | (Mj(DP)) = 0 ?<br>j = 0 to 3                                                     |
| ifer                          | TEAB     | $(E_7-E_4) \leftarrow (B)$ $(E_3-E_0) \leftarrow (A)$                                                                                       |                          | LA n   | (A) ← n                                                                                      | uc _                 | SEAM     | (A) = (M(DP)) ?                                                                  |
| Register to register transfer | TABE     | $(B) \leftarrow (E_7 - E_4)$ $(A) \leftarrow (E_3 - E_0)$                                                                                   |                          | TABP p | $n = 0 \text{ to } 15$ $(SP) \leftarrow (SP) + 1$ $(SV(SP)) + (PC)$                          | Comparison operation | SEA n    | (A) = n ?<br>n = 0 to 15                                                         |
| er to re                      | TDA      | $(DR_2  DR_0) \leftarrow (A_2  A_0)$                                                                                                        |                          |        | $(SK(SP)) \leftarrow (PC)$<br>$(PCH) \leftarrow p$<br>$(PCL) \leftarrow (DR_2-DR_0,$         |                      | Ва       | (PCL) ← a6–a0                                                                    |
| Registe                       | TAD      | $(A_2-A_0) \leftarrow (DR_2-DR_0)$<br>$(A_3) \leftarrow 0$                                                                                  |                          |        | $(W5) \leftarrow (ROM(PC))9 \text{ to } 8$ $(B) \leftarrow (ROM(PC))7 \text{ to } 4$         | Branch operation     | BL p, a  | (PCн) ← p<br>(PCL) ← a6–a0                                                       |
|                               | TAZ      | $ (A_1,A_0) \leftarrow (Z_1,Z_0) $ $ (A_3,A_2) \leftarrow 0 $                                                                               |                          |        | (A) $\leftarrow$ (ROM(PC))3 to 0<br>(PC) $\leftarrow$ (SK(SP))<br>(SP) $\leftarrow$ (SP) - 1 | Branch c             | BLA p    | $(PCH) \leftarrow p$<br>$(PCL) \leftarrow (DR_2-DR_0 \mid A_3-A_0)$              |
|                               | TAX      | $(A) \leftarrow (X)$                                                                                                                        |                          | A N 4  |                                                                                              |                      | DM c     | ,                                                                                |
|                               | TASP     | $(A_2-A_0) \leftarrow (SP_2-SP_0)$<br>$(A_3) \leftarrow 0$                                                                                  | operation                | AMC    | $(A) \leftarrow (A) + (M(DP))$ $(A) \leftarrow (A) + (M(DP))$                                |                      | ВМ а     | $(SP) \leftarrow (SP) + 1$<br>$(SK(SP)) \leftarrow (PC)$<br>$(PCH) \leftarrow 2$ |
| ω                             | LXY x, y | $(X) \leftarrow x, x = 0 \text{ to } 15$<br>$(Y) \leftarrow y, y = 0 \text{ to } 15$                                                        | Arithmetic operation     | A =    | $+ (CY)$ $(CY) \leftarrow Carry$                                                             | ration               | BML p, a | $(PCL) \leftarrow a6-a0$<br>$(SP) \leftarrow (SP) + 1$                           |
| RAM addresses                 | LZ z     | $(Z) \leftarrow z, z = 0 \text{ to } 3$                                                                                                     | <                        | A n    | $(A) \leftarrow (A) + n$<br>n = 0 to 15                                                      | Subroutine operation |          | $(SK(SP)) \leftarrow (PC)$<br>$(PCH) \leftarrow p$<br>$(PCL) \leftarrow a_6-a_0$ |
| KAM a                         | INY      | $(Y) \leftarrow (Y) + 1$                                                                                                                    |                          | AND    | $(A) \leftarrow (A)AND(M(DP))$                                                               | ubrou                | BMLA p   | (SP) ← (SP) + 1                                                                  |
| <u> </u>                      | DEY      | $(Y) \leftarrow (Y) - 1$                                                                                                                    |                          | OR     | $(A) \leftarrow (A)OR(M(DP))$                                                                | S                    | - 2r     | $(SK(SP)) \leftarrow (PC)$<br>$(PCH) \leftarrow p$                               |
|                               | TAM j    | $(A) \leftarrow (M(DP))$<br>$(X) \leftarrow (X)EXOR(j)$                                                                                     |                          | sc     | (CY) ← 1                                                                                     |                      |          | $(PCL) \leftarrow (DR_2-DR_0, A_3-A_0)$                                          |
| er                            |          | j = 0 to 15                                                                                                                                 |                          | RC     | (CY) ← 0                                                                                     |                      | RTI      | (PC) ← (SK(SP))                                                                  |
| r transf                      | XAM j    | $(A) \leftarrow \rightarrow (M(DP))$<br>$(X) \leftarrow (X)EXOR(j)$                                                                         |                          | szc    | (CY) = 0 ?                                                                                   |                      |          | (SP) ← (SP) – 1                                                                  |
| registe                       |          | j = 0 to 15                                                                                                                                 |                          | СМА    | $(A) \leftarrow (\overline{A})$                                                              | eration              | RT       | $(PC) \leftarrow (SK(SP))$<br>$(SP) \leftarrow (SP) - 1$                         |
| RAM to register transfer      | XAMD j   | $ \begin{split} (A) &\leftarrow \to (M(DP)) \\ (X) &\leftarrow (X)EXOR(j) \\ j &= 0 \text{ to } 15 \\ (Y) &\leftarrow (Y) - 1 \end{split} $ |                          | RAR    | →CY → A3A2A1A0                                                                               | Return operation     | RTS      | (PC) ← (SK(SP))<br>(SP) ← (SP) – 1                                               |
|                               |          |                                                                                                                                             |                          |        |                                                                                              |                      |          |                                                                                  |

SINGLE-CHIP 4-BIT CMOS MICROCOMPUTER

### LIST OF INSTRUCTION FUNCTION (CONTINUED)

| Grouping            | Mnemonic | Function                   | Grouping        | Mnemonic | Function                                              | Grouping        | Mnemonic | Function                          |
|---------------------|----------|----------------------------|-----------------|----------|-------------------------------------------------------|-----------------|----------|-----------------------------------|
|                     | DI       | (INTE) ← 0                 |                 | TAW1     | (A) ← (W1)                                            |                 | TAB3     | (B) ← (T37–T34)                   |
|                     | EI       | (INTE) ← 1                 |                 | TW1A     | (W1) ← (A)                                            |                 |          | (A) ← (T33–T30)                   |
|                     |          | (                          |                 |          | (***) \ (**)                                          |                 | ТЗАВ     | (R3L7–R3L4) ← (B)                 |
|                     | SNZ0     | (EXF0) = 1 ?               |                 | TAW2     | (A) ← (W2)                                            |                 |          | (T37−T34) ← (B)                   |
|                     |          | After skipping the next    |                 | T)A/O A  | (14/0) (4)                                            |                 |          | $(R3L_3-R3L_0) \leftarrow (A)$    |
|                     |          | instruction,<br>(EXF0) ← 0 |                 | TW2A     | (W2) ← (A)                                            |                 |          | (T33−T30) ← (A)                   |
|                     |          |                            |                 | TAW3     | (A) ← (W3)                                            |                 | ТЗНАВ    | (R3H7−R3H4) ← (B)                 |
| tion                | SNZI0    | I12 = 1 : (INT0) = "H" ?   |                 |          |                                                       |                 |          | (R3H3−R3H0) ← (A)                 |
| pera                |          | I12 = 0 : (INT0) = "L" ?   |                 | TW3A     | (W3) ← (A)                                            | ion             | SNZT1    | (T1F) = 1 ?                       |
| pto                 | TAV1     | (A) ← (V1)                 |                 | TAW5     | $(A) \leftarrow (0, 0, W5_1, W5_0)$                   | erat            | SINZTI   | After skipping the next           |
| Interrupt operation |          |                            |                 |          |                                                       | Timer operation |          | instruction,                      |
| ⊆                   | TV1A     | (V1) ← (A)                 |                 | TW5A     | $(W51, W50) \leftarrow (A1, A0)$                      | Ë               |          | (T1F) ← 0                         |
|                     | TAV2     | (A) ← (V2)                 |                 | TAB1     | (W5) ← (T19–T18)                                      |                 | SNZT2    | (T2F) = 1 ?                       |
|                     |          |                            |                 |          | (B) ← (T17–T14)                                       |                 |          | After skipping the next           |
|                     | TV2A     | (V2) ← (A)                 |                 |          | (A) ← (T13–T10)                                       |                 |          | instruction,                      |
|                     | TAI1     | (A) ← (I1)                 |                 | T1AB     | at timer 1 stop (W1 <sub>0</sub> =0)                  |                 |          | (T2F) ← 0                         |
|                     |          |                            |                 |          | $(R19-R18) \leftarrow (W5)$                           |                 | SNZT3    | (T3F) = 1 ?                       |
|                     | TI1A     | (I1) ← (A)                 | Lo              |          | $(T19-T18) \leftarrow (W5)$                           |                 |          | After skipping the next           |
|                     |          |                            | erat            |          | $(R17-R14) \leftarrow (B)$ $(T17-T14) \leftarrow (B)$ |                 |          | instruction, $(T3F) \leftarrow 0$ |
|                     |          |                            | Timer operation |          | $(R13-R10) \leftarrow (A)$                            |                 |          | (101) ( 0                         |
|                     |          |                            | ŭ<br>L          |          | $(T13-T10) \leftarrow (A)$                            |                 |          |                                   |
|                     |          |                            |                 |          | At timer 1 operating (W1 <sub>0</sub> =1),            |                 |          |                                   |
|                     |          |                            |                 |          | $(R19 - R18) \leftarrow (W5)$                         |                 |          |                                   |
|                     |          |                            |                 |          | (R17–R14) ← (B)                                       |                 |          |                                   |
|                     |          |                            |                 |          | $(R13-R10) \leftarrow (A)$                            |                 |          |                                   |
|                     |          |                            |                 | TAB2     | (B) ← (T27–T24)                                       |                 |          |                                   |
|                     |          |                            |                 | .,,,     | $(A) \leftarrow (T23-T20)$                            |                 |          |                                   |
|                     |          |                            |                 | T0 4 F   | (Do Do ) (T)                                          |                 |          |                                   |
|                     |          |                            |                 | T2AB     | $(R27-R24) \leftarrow (B)$ $(T27-T24) \leftarrow (B)$ |                 |          |                                   |
|                     |          |                            |                 |          | $(R23-R20) \leftarrow (A)$                            |                 |          |                                   |
|                     |          |                            |                 |          | $(T23-T20) \leftarrow (A)$                            |                 |          |                                   |
|                     |          |                            |                 | TDOAD    | (D2- D2-) - (D)                                       |                 |          |                                   |
|                     |          |                            |                 | TR2AB    | $(R27-R24) \leftarrow (B)$ $(R23-R20) \leftarrow (A)$ |                 |          |                                   |
|                     |          |                            |                 |          |                                                       |                 |          |                                   |
|                     |          |                            |                 |          |                                                       |                 |          |                                   |
|                     |          |                            |                 |          |                                                       |                 |          |                                   |
|                     |          |                            |                 |          |                                                       |                 |          |                                   |
|                     |          |                            |                 |          |                                                       |                 |          |                                   |

### **LIST OF INSTRUCTION FUNCTION (CONTINUED)**

| Grouping                          | Mnemonic | Function                                                            | Grouping        | Mnemonic |                                                       |
|-----------------------------------|----------|---------------------------------------------------------------------|-----------------|----------|-------------------------------------------------------|
|                                   | IAP0     | (A) ← (P0)                                                          |                 | NOP      | (PC) ← (PC) + 1                                       |
|                                   | ОР0А     | (P0) ← (A)                                                          |                 | POF      | RAM back-up mode                                      |
|                                   | IAP1     | (A) ← (P1)                                                          |                 | EPOF     | POF instruction valid                                 |
|                                   | OP1A     | (P1) ← (A)                                                          | uo              | SNZP     | (P) = 1 ?                                             |
|                                   | IAP2     | $(A_1, A_0) \leftarrow (P2_1, P2_0)$<br>$(A_3, A_2) \leftarrow (0)$ | Other operation | WRST     | $(WDF1) \leftarrow 0, (WEF) \leftarrow 1$             |
|                                   |          |                                                                     | ther            | TAMR     | $(A) \leftarrow (MR_3 - MR_0)$                        |
|                                   | IAP3     | (A) ← (P3)                                                          | 0               | TMRA     | $(MR_3-MR_0) \leftarrow (A)$                          |
| ation                             | OP3A     | (P3) ← (A)                                                          |                 | TABSI    | (B) ← (SI7–SI4)                                       |
| ıt oper                           | IAP4     | (A) ← (P4)                                                          |                 |          | (A) ← (SI3–SI0)                                       |
| Input/Output operation            | CLD      | (D) ← 1                                                             |                 | TSIAB    | $(SI7-SI4) \leftarrow (B)$ $(SI3-SI0) \leftarrow (A)$ |
| ldul                              | RD       | $(D(Y)) \leftarrow 0$                                               |                 | SBK      | When executing the                                    |
|                                   |          | (Y) = 0  to  9                                                      |                 |          | TABP p instruction,                                   |
|                                   | SD       | (D(Y)) ← 1                                                          |                 |          | p6 ← 1                                                |
|                                   |          | (Y) = 0 to 9                                                        |                 | RBK      | When executing the                                    |
|                                   | TK0A     | (K0) ← (A)                                                          |                 |          | TABP p instruction, $p6 \leftarrow 0$                 |
|                                   | TAK0     | (A) ← (K0)                                                          |                 |          |                                                       |
|                                   | TPU0A    | (PU0) ← (A)                                                         |                 |          |                                                       |
|                                   | TAPU0    | (A) ← (PU0)                                                         |                 |          |                                                       |
| on                                | TC2A     | (C21, C20) ← (A1, A0)                                               |                 |          |                                                       |
| Carrier wave generating operation |          |                                                                     |                 |          |                                                       |
|                                   |          |                                                                     |                 |          |                                                       |
|                                   |          |                                                                     |                 |          |                                                       |

SINGLE-CHIP 4-BIT CMOS MICROCOMPUTER

| IN | TPL   | DI.          |    |     | M           | CO                     | DE | TΛ | R | ΙF |
|----|-------|--------------|----|-----|-------------|------------------------|----|----|---|----|
| ш  | 1 O F | $\mathbf{r}$ | JU | IIU | <i>,</i> 14 | $\mathbf{c}\mathbf{c}$ | UE |    |   | ᆫ  |

| 11421     | NUC              | 1101   | VCO    | DE I     | ADL    |         |         |         |          |             |             |              |              |        |        |        |        |       |                       |
|-----------|------------------|--------|--------|----------|--------|---------|---------|---------|----------|-------------|-------------|--------------|--------------|--------|--------|--------|--------|-------|-----------------------|
| D         | 9—D4             | 000000 | 000001 | 000010   | 000011 | 000100  | 000101  | 000110  | 000111   | 001000      | 001001      | 001010       | 001011       | 001100 | 001101 | 001110 | 001111 |       | 011000<br> <br>011111 |
| D3—<br>D0 | Hex.<br>notation | 00     | 01     | 02       | 03     | 04      | 05      | 06      | 07       | 08          | 09          | 0A           | 0B           | 0C     | 0D     | 0E     | 0F     | 10—17 | 18—1F                 |
| 0000      | 0                | NOP    | BLA    | SZB<br>0 | BMLA   | RBK     | TASP    | A<br>0  | LA<br>0  | TABP<br>0*  | TABP<br>16* | TABP<br>32** | TABP<br>48** | BML    | BML    | BL     | BL     | ВМ    | В                     |
| 0001      | 1                |        | CLD    | SZB<br>1 |        | SBK     | TAD     | A<br>1  | LA<br>1  | TABP<br>1*  | TABP<br>17* | TABP<br>33** | TABP<br>49** | BML    | BML    | BL     | BL     | ВМ    | В                     |
| 0010      | 2                | POF    | _      | SZB<br>2 | _      | _       | TAX     | A<br>2  | LA<br>2  | TABP<br>2*  | TABP<br>18* | TABP<br>34** | TABP<br>50** | BML    | BML    | BL     | BL     | ВМ    | В                     |
| 0011      | 3                | SNZP   | INY    | SZB<br>3 | _      | _       | TAZ     | A<br>3  | LA<br>3  | TABP<br>3*  | TABP<br>19* | TABP<br>35** | TABP<br>51** | BML    | BML    | BL     | BL     | ВМ    | В                     |
| 0100      | 4                | DI     | RD     | _        | _      | RT      | TAV1    | A<br>4  | LA<br>4  | TABP<br>4*  | TABP<br>20* | TABP<br>36** | TABP<br>52** | BML    | BML    | BL     | BL     | ВМ    | В                     |
| 0101      | 5                | EI     | SD     | SEAn     | _      | RTS     | TAV2    | A<br>5  | LA<br>5  | TABP<br>5*  | TABP<br>21* | TABP<br>37** | TABP<br>53** | BML    | BML    | BL     | BL     | ВМ    | В                     |
| 0110      | 6                | RC     | _      | SEAM     | _      | RTI     | _       | A<br>6  | LA<br>6  | TABP<br>6*  | TABP<br>22* | TABP<br>38** | TABP<br>54** | BML    | BML    | BL     | BL     | ВМ    | В                     |
| 0111      | 7                | sc     | DEY    | _        |        | _       |         | A<br>7  | LA<br>7  | TABP<br>7*  | TABP<br>23* | TABP<br>39** | TABP<br>55** | BML    | BML    | BL     | BL     | ВМ    | В                     |
| 1000      | 8                |        | AND    | _        | SNZ0   | LZ<br>0 |         | A<br>8  | LA<br>8  | TABP<br>8*  | TABP<br>24* | TABP<br>40** | TABP<br>56** | BML    | BML    | BL     | BL     | ВМ    | В                     |
| 1001      | 9                | _      | OR     | TDA      | _      | LZ<br>1 | _       | A<br>9  | LA<br>9  | TABP<br>9*  | TABP<br>25* | TABP<br>41** | TABP<br>57** | BML    | BML    | BL     | BL     | ВМ    | В                     |
| 1010      | Α                | AM     | TEAB   | TABE     | SNZI0  | LZ<br>2 | _       | A<br>10 | LA<br>10 | TABP<br>10* | TABP<br>26* | TABP<br>42** | TABP<br>58** | BML    | BML    | BL     | BL     | ВМ    | В                     |
| 1011      | В                | AMC    | _      | _        | _      | LZ<br>3 | EPOF    | A<br>11 | LA<br>11 | TABP<br>11* | TABP<br>27* | TABP<br>43** | TABP<br>59** | BML    | BML    | BL     | BL     | ВМ    | В                     |
| 1100      | С                | TYA    | СМА    | _        |        | RB<br>0 | SB<br>0 | A<br>12 | LA<br>12 | TABP<br>12* | TABP<br>28* | TABP<br>44** | TABP<br>60** | BML    | BML    | BL     | BL     | ВМ    | В                     |
| 1101      | D                | _      | RAR    | _        | _      | RB<br>1 | SB<br>1 | A<br>13 | LA<br>13 | TABP<br>13* | TABP<br>29* | TABP<br>45** | TABP<br>61** | BML    | BML    | BL     | BL     | ВМ    | В                     |
| 1110      | Е                | TBA    | TAB    | _        | TV2A   | RB<br>2 | SB<br>2 | A<br>14 | LA<br>14 | TABP<br>14* | TABP<br>30* | TABP<br>46** | TABP<br>62** | BML    | BML    | BL     | BL     | ВМ    | В                     |
| 1111      | F                | _      | TAY    | SZC      | TV1A   | RB<br>3 | SB<br>3 | A<br>15 | LA<br>15 | TABP<br>15* | TABP<br>31* | TABP<br>47** | TABP<br>63** | BML    | BML    | BL     | BL     | ВМ    | В                     |

The above table shows the relationship between machine language codes and machine language instructions. D 3—D0 show the low-order 4 bits of the machine language code, and D 9—D4 show the high-order 6 bits of the machine language code. The hexadecimal representation of the code is also provided. There are one-word instructions and two-word instructions, but only the first word of each instruction is shown. Do not use code marked "—."

For M34570M4/M8/E8, the SBK and RBK instructions cannot be used.

For M34570MD/ED, the pages which is referred with the TABP instruction (\*, \*\*) can be switched with the SBK and RBK instructions. After executing the SBK instruction, the pages which can be referred with the TABP instruction are 64 to 127. (ex. TABP 0 →TABP 64) After executing the RBK instruction, the pages which can be referred with the TABP instruction are 0 to 63.

If the SBK instruction is not executed, the pages which can be referred with the TABP instruction are always 0 to 63.

The codes for the second word of a two-word instruction are described below.

|      | The second word |      |      |  |  |  |  |  |  |  |  |
|------|-----------------|------|------|--|--|--|--|--|--|--|--|
| BL   | 1 p             | рааа | aaaa |  |  |  |  |  |  |  |  |
| BML  | 1 p             | рааа | aaaa |  |  |  |  |  |  |  |  |
| BLA  | 1 p             | pp00 | рррр |  |  |  |  |  |  |  |  |
| BMLA | 1 p             | pp00 | рррр |  |  |  |  |  |  |  |  |
| SEA  | 0 0             | 0111 | nnnn |  |  |  |  |  |  |  |  |
| SZD  | 0 0             | 0010 | 1011 |  |  |  |  |  |  |  |  |

<sup>\*\*</sup> cannot be used at M34570M4.

SINGLE-CHIP 4-BIT CMOS MICROCOMPUTER

| INSTRUCTION | CODE TABLE | (CONTINUED) |
|-------------|------------|-------------|
|             | OODE IADEE |             |

| INST      | RUC              | HON    | CO     | DE I   | ABL    | E (C(  | ONII   | NUE    | D)     |        |        |        |           |           |           |            |            |                       |
|-----------|------------------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|-----------|-----------|-----------|------------|------------|-----------------------|
|           | 09—D4            | 100000 | 100001 | 100010 | 100011 | 100100 | 100101 | 100110 | 100111 | 101000 | 101001 | 101010 | 101011    | 101100    | 101101    | 101110     | 101111     | 110000<br> <br>111111 |
| D3—<br>D0 | Hex.<br>notation | 20     | 21     | 22     | 23     | 24     | 25     | 26     | 27     | 28     | 29     | 2A     | 2B        | 2C        | 2D        | 2E         | 2F         | 30—3F                 |
| 0000      | 0                | _      | TW3A   | OP0A   | T1AB   | _      | _      | IAP0   | TAB1   | SNZT1  | _      | WRST   | TMA<br>0  | TAM<br>0  | XAM<br>0  | XAMI<br>0  | XAMD<br>0  | LXY                   |
| 0001      | 1                | _      | _      | OP1A   | T2AB   | _      | _      | IAP1   | TAB2   | SNZT2  | _      | _      | TMA<br>1  | TAM<br>1  | XAM<br>1  | XAMI<br>1  | XAMD<br>1  | LXY                   |
| 0010      | 2                | _      | TW5A   | _      | ТЗАВ   | _      | TAMR   | IAP2   | TAB3   | SNZT3  | _      | _      | TMA<br>2  | TAM<br>2  | XAM<br>2  | XAMI<br>2  | XAMD<br>2  | LXY                   |
| 0011      | 3                | _      | _      | OP3A   | _      | _      | TAI1   | IAP3   | _      | _      | _      | _      | TMA<br>3  | TAM<br>3  | XAM<br>3  | XAMI<br>3  | XAMD<br>3  | LXY                   |
| 0100      | 4                | _      | _      | _      | _      | _      | _      | IAP4   | _      | _      | _      | _      | TMA<br>4  | TAM<br>4  | XAM<br>4  | XAMI<br>4  | XAMD<br>4  | LXY                   |
| 0101      | 5                | _      | _      | _      | _      | _      | _      | _      | _      | _      | _      | _      | TMA<br>5  | TAM<br>5  | XAM<br>5  | XAMI<br>5  | XAMD<br>5  | LXY                   |
| 0110      | 6                | _      | TMRA   | _      | _      | _      | TAK0   | _      | _      | _      | _      | _      | TMA<br>6  | TAM<br>6  | XAM<br>6  | XAMI<br>6  | XAMD<br>6  | LXY                   |
| 0111      | 7                | _      | TI1A   | _      | _      | _      | TAPU0  | _      | _      | _      | _      | _      | TMA<br>7  | TAM<br>7  | XAM<br>7  | XAMI<br>7  | XAMD<br>7  | LXY                   |
| 1000      | 8                | _      | _      | _      | TSIAB  | _      | _      | _      | TABSI  | _      | _      | _      | TMA<br>8  | TAM<br>8  | XAM<br>8  | XAMI<br>8  | XAMD<br>8  | LXY                   |
| 1001      | 9                | _      | _      | _      | _      | _      | _      | _      | _      | _      | _      | TC2A   | TMA<br>9  | TAM<br>9  | XAM<br>9  | XAMI<br>9  | XAMD<br>9  | LXY                   |
| 1010      | Α                | _      | _      | _      | TR2AB  | _      | _      | _      | _      | _      | _      | _      | TMA<br>10 | TAM<br>10 | XAM<br>10 | XAMI<br>10 | XAMD<br>10 | LXY                   |
| 1011      | В                | _      | TK0A   | _      | _      | TAW1   | _      | _      | _      | _      | _      | _      | TMA<br>11 | TAM<br>11 | XAM<br>11 | XAMI<br>11 | XAMD<br>11 | LXY                   |
| 1100      | С                | _      | _      | _      | _      | TAW2   | _      | _      | _      | _      | _      | _      | TMA<br>12 | TAM<br>12 | XAM<br>12 | XAMI<br>12 | XAMD<br>12 | LXY                   |
| 1101      | D                | _      | _      | TPU0A  | ТЗНАВ  | TAW3   | _      | _      | _      | _      | _      | _      | TMA<br>13 | TAM<br>13 | XAM<br>13 | XAMI<br>13 | XAMD<br>13 | LXY                   |
| 1110      | Е                | TW1A   | _      | _      | _      | _      | _      | _      | _      | _      | _      | _      | TMA<br>14 | TAM<br>14 | XAM<br>14 | XAMI<br>14 | XAMD<br>14 | LXY                   |
| 1111      | F                | TW2A   | _      | _      | _      | TAW5   | _      | _      | _      | _      | _      | _      | TMA<br>15 | TAM<br>15 | XAM<br>15 | XAMI<br>15 | XAMD<br>15 | LXY                   |
|           | _                |        |        |        |        |        |        |        |        |        |        |        |           |           |           |            |            |                       |

The above table shows the relationship between machine language codes and machine language instructions. D 3–D0 show the low-order 4 bits of the machine language code, and D 9–D4 show the high-order 6 bits of the machine language code. The hexadecimal representation of the code is also provided. There are one-word instructions and two-word instructions, but only the first word of each instruction is shown. Do not use code marked "–."

The codes for the second word of a two-word instruction are described below.

|      | The second word |         |      |  |  |  |  |  |  |  |  |  |
|------|-----------------|---------|------|--|--|--|--|--|--|--|--|--|
| BL   | 1 p             | рааа    | aaaa |  |  |  |  |  |  |  |  |  |
| BML  | 1 p             | paaa    | aaaa |  |  |  |  |  |  |  |  |  |
| BLA  | 1 p             | p p 0 0 | рррр |  |  |  |  |  |  |  |  |  |
| BMLA | 1 p             | p p 0 0 | рррр |  |  |  |  |  |  |  |  |  |
| SEA  | 0 0             | 0111    | nnnn |  |  |  |  |  |  |  |  |  |
| SZD  | 0 0             | 0010    | 1011 |  |  |  |  |  |  |  |  |  |

SINGLE-CHIP 4-BIT CMOS MICROCOMPUTER

## 4570 Group

SINGLE-CHIP 4-BIT CMOS MICROCOMPUTER

# 4570 Group

43

#### **MACHINE INSTRUCTIONS**

| Parameter                     |          |    |    |            |                | In             | struc      | ction | coc            | le             |                |     |      |            | er of<br>ds | er of            |                                                                                      |
|-------------------------------|----------|----|----|------------|----------------|----------------|------------|-------|----------------|----------------|----------------|-----|------|------------|-------------|------------------|--------------------------------------------------------------------------------------|
| Type of \instructions\        | Mnemonic | D9 | D8 | D7         | D <sub>6</sub> | D <sub>5</sub> | D4         | Dз    | D <sub>2</sub> | D <sub>1</sub> | D <sub>0</sub> | Hex | adec | imal<br>on | Numbe       | Number of cycles | Function                                                                             |
|                               | ТАВ      | 0  | 0  | 0          | 0              | 0              | 1          | 1     | 1              | 1              | 0              | 0   | 1    | Е          | 1           | 1                | (A) ← (B)                                                                            |
|                               | ТВА      | 0  | 0  | 0          | 0              | 0              | 0          | 1     | 1              | 1              | 0              | 0   | 0    | Ε          | 1           | 1                | (B) ← (A)                                                                            |
|                               | TAY      | 0  | 0  | 0          | 0              | 0              | 1          | 1     | 1              | 1              | 1              | 0   | 1    | F          | 1           | 1                | $(A) \leftarrow (Y)$                                                                 |
|                               | TYA      | 0  | 0  | 0          | 0              | 0              | 0          | 1     | 1              | 0              | 0              | 0   | 0    | С          | 1           | 1                | $(Y) \leftarrow (A)$                                                                 |
| ısfer                         | TEAB     | 0  | 0  | 0          | 0              | 0              | 1          | 1     | 0              | 1              | 0              | 0   | 1    | Α          | 1           | 1                | $(E_7-E_4) \leftarrow (B)$ $(E_3-E_0) \leftarrow (A)$                                |
| Register to register transfer | TABE     | 0  | 0  | 0          | 0              | 1              | 0          | 1     | 0              | 1              | 0              | 0   | 2    | Α          | 1           | 1                | $(B) \leftarrow (E_7 - E_4)$ $(A) \leftarrow (E_3 - E_0)$                            |
| er to re                      | TDA      | 0  | 0  | 0          | 0              | 1              | 0          | 1     | 0              | 0              | 1              | 0   | 2    | 9          | 1           | 1                | $(DR_2-DR_0) \leftarrow (A_2-A_0)$                                                   |
| Regist                        | TAD      | 0  | 0  | 0          | 1              | 0              | 1          | 0     | 0              | 0              | 1              | 0   | 5    | 1          | 1           | 1                | $(A_2-A_0) \leftarrow (DR_2-DR_0)$ $(A_3) \leftarrow 0$                              |
|                               | TAZ      | 0  | 0  | 0          | 1              | 0              | 1          | 0     | 0              | 1              | 1              | 0   | 5    | 3          | 1           | 1                | $(A_1, A_0) \leftarrow (Z_1, Z_0)$<br>$(A_3, A_2) \leftarrow 0$                      |
|                               | TAX      | 0  | 0  | 0          | 1              | 0              | 1          | 0     | 0              | 1              | 0              | 0   | 5    | 2          | 1           | 1                | $(A) \leftarrow (X)$                                                                 |
|                               | TASP     | 0  | 0  | 0          | 1              | 0              | 1          | 0     | 0              | 0              | 0              | 0   | 5    | 0          | 1           | 1                | $(A_2-A_0) \leftarrow (SP_2-SP_0)$ $(A_3) \leftarrow 0$                              |
|                               | LXY x, y | 1  | 1  | <b>X</b> 3 | <b>X</b> 2     | <b>X</b> 1     | <b>X</b> 0 | уз    | <b>y</b> 2     | <b>y</b> 1     | <b>y</b> o     | 3   | x    | у          | 1           | 1                | $(X) \leftarrow x, x = 0 \text{ to } 15$<br>$(Y) \leftarrow y, y = 0 \text{ to } 15$ |
| RAM addresses                 | LZ z     | 0  | 0  | 0          | 1              | 0              | 0          | 1     | 0              | <b>Z</b> 1     | <b>Z</b> 0     | 0   | 4    | 8<br>+z    | 1           | 1                | $(Z) \leftarrow z, z = 0 \text{ to } 3$                                              |
| RAM                           | INY      | 0  | 0  | 0          | 0              | 0              | 1          | 0     | 0              | 1              | 1              | 0   | 1    | 3          | 1           | 1                | $(Y) \leftarrow (Y) + 1$                                                             |
|                               | DEY      | 0  | 0  | 0          | 0              | 0              | 1          | 0     | 1              | 1              | 1              | 0   | 1    | 7          | 1           | 1                | $(Y) \leftarrow (Y) - 1$                                                             |

| Skip condition            | Carry flag CY | Detailed description                                                                                                                                                                                                                                                                |
|---------------------------|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| -                         | -             | Transfers the contents of register B to register A.                                                                                                                                                                                                                                 |
| _                         | -             | Transfers the contents of register A to register B.                                                                                                                                                                                                                                 |
| _                         | -             | Transfers the contents of register Y to register A.                                                                                                                                                                                                                                 |
| _                         | -             | Transfers the contents of register A to register Y.                                                                                                                                                                                                                                 |
| _                         | -             | Transfers the contents of registers A and B to register E.                                                                                                                                                                                                                          |
| -                         | _             | Transfers the contents of register E to registers A and B.                                                                                                                                                                                                                          |
| _                         | -             | Transfers the contents of register A to register D.                                                                                                                                                                                                                                 |
| -                         | -             | Transfers the contents of register D to register A.                                                                                                                                                                                                                                 |
| -                         | _             | Transfers the contents of register Z to register A.                                                                                                                                                                                                                                 |
| _                         | -             | Transfers the contents of register X to register A.                                                                                                                                                                                                                                 |
| -                         | -             | Transfers the contents of stack pointer (SP) to register A.                                                                                                                                                                                                                         |
| Continuous<br>description | _             | Loads the value x in the immediate field to register X, and the value y in the immediate field to register Y.  When the LXY instructions are continuously coded and executed, only the first LXY instruction is executed and other LXY instructions coded continuously are skipped. |
| -                         | -             | Loads the value z in the immediate field to register Z.                                                                                                                                                                                                                             |
| (Y) = 0                   | -             | Adds 1 to the contents of register Y. As a result of addition, when the contents of register Y is 0, the next instruction is skipped.                                                                                                                                               |
| (Y) = 15                  | _             | Subtracts 1 from the contents of register Y. As a result of subtraction, when the contents of register Y is 15, the next instruction is skipped.                                                                                                                                    |

4570 Group

SINGLE-CHIP 4-BIT CMOS MICROCOMPUTER

SINGLE-CHIP 4-BIT CMOS MICROCOMPUTER

| MACHINE INSTRUCTIONS | (CONTINUED) |
|----------------------|-------------|
|----------------------|-------------|

| Parameter                |          |                |    |    |                | In             | stru | ction | coc            | de             |                |   |                |             | er of<br>ds     | er of     | 8                                                                                                                                                                                                                                                                                                                                                |
|--------------------------|----------|----------------|----|----|----------------|----------------|------|-------|----------------|----------------|----------------|---|----------------|-------------|-----------------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Type of instructions     | Mnemonic | D <sub>9</sub> | D8 | D7 | D <sub>6</sub> | D <sub>5</sub> | D4   | Dз    | D <sub>2</sub> | D <sub>1</sub> | D <sub>0</sub> | 1 | kadek<br>otati | cimal<br>on | Number of words | Number of | Function                                                                                                                                                                                                                                                                                                                                         |
|                          | ТАМ ј    | 1              | 0  | 1  | 1              | 0              | 0    | j     | j              | j              | j              | 2 | С              | j           | 1               | 1         | $(A) \leftarrow (M(DP))$ $(X) \leftarrow (X)EXOR(j)$ $j = 0 \text{ to } 15$                                                                                                                                                                                                                                                                      |
| Je.                      | XAM j    | 1              | 0  | 1  | 1              | 0              | 1    | j     | j              | j              | j              | 2 | D              | j           | 1               | 1         | $(A) \leftarrow \rightarrow (M(DP))$ $(X) \leftarrow (X)EXOR(j)$ $j = 0 \text{ to } 15$                                                                                                                                                                                                                                                          |
| RAM to register transfer | XAMD j   | 1              | 0  | 1  | 1              | 1              | 1    | j     | j              | j              | j              | 2 | F              | j           | 1               | 1         | $(A) \leftarrow \rightarrow (M(DP))$ $(X) \leftarrow (X)EXOR(j)$ $j = 0 \text{ to } 15$ $(Y) \leftarrow (Y) - 1$                                                                                                                                                                                                                                 |
| RAM                      | XAMI j   | 1              | 0  | 1  | 1              | 1              | 0    | j     | j              | j              | j              | 2 | Е              | j           | 1               | 1         | $(A) \leftarrow \rightarrow (M(DP))$ $(X) \leftarrow (X)EXOR(j)$ $j = 0 \text{ to } 15$ $(Y) \leftarrow (Y) + 1$                                                                                                                                                                                                                                 |
|                          | ТМА ј    | 1              | 0  | 1  | 0              | 1              | 1    | j     | j              | j              | j              | 2 | В              | j           | 1               | 1         | $(M(DP)) \leftarrow (A)$<br>$(X) \leftarrow (X)EXOR(j)$<br>j = 0  to  15                                                                                                                                                                                                                                                                         |
| u                        | LA n     | 0              | 0  | 0  | 1              | 1              | 1    | n     | n              | n              | n              | 0 | 7              | n           | 1               | 1         | (A) ← n<br>n = 0 to 15                                                                                                                                                                                                                                                                                                                           |
| Arithmetic operation     | TABP p   | 0              | 0  | 1  | 0              | <b>p</b> 5     | p4   | рз    | p2             | p1             | po             | 0 | 8<br>+p        | p           | 1               | 3         | $(SP) \leftarrow (SP) + 1$<br>$(SK(SP)) \leftarrow (PC)$<br>$(PCH) \leftarrow p$<br>$(PCL) \leftarrow (DR_2 - DR_0, A_3 - A_0)$<br>$(W5) \leftarrow (ROM(PC))_9 \text{ to } 8$<br>$(B) \leftarrow (ROM(PC))_7 \text{ to } 4$<br>$(A) \leftarrow (ROM(PC))_3 \text{ to } 0$<br>$(PC) \leftarrow (SK(SP))$<br>$(SP) \leftarrow (SP) - 1$<br>(Note) |

Note: p is 0 to 31 for M34570M4 and p is 0 to 63 for M34570E8 and M34570M8. p is 0 to 127 for M34570ED and M34570MD, and p<sub>6</sub> is specified with the SBK and RBK instructions.

| Skip condition            | Carry flag CY | Detailed description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|---------------------------|---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| -                         | _             | After transferring the contents of M(DP) to register A, an exclusive OR operation is performed between register X and the value j in the immediate field, and stores the result in register X.                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| -                         | _             | After exchanging the contents of M(DP) with the contents of register A, an exclusive OR operation is performed between register X and the value j in the immediate field, and stores the result in register X.                                                                                                                                                                                                                                                                                                                                                                                                                           |
| (Y) = 15                  | _             | After exchanging the contents of M(DP) with the contents of register A, an exclusive OR operation is performed between register X and the value j in the immediate field, and stores the result in register X. Subtracts 1 from the contents of register Y. As a result of subtraction, when the contents of register Y is 15, the next instruction is skipped.                                                                                                                                                                                                                                                                          |
| (Y) = 0                   | _             | After exchanging the contents of M(DP) with the contents of register A, an exclusive OR operation is performed between register X and the value j in the immediate field, and stores the result in register X. Adds 1 to the contents of register Y. As a result of addition, when the contents of register Y is 0, the next instruction is skipped.                                                                                                                                                                                                                                                                                     |
| -                         | _             | After transferring the contents of register A to M(DP), an exclusive OR operation is performed between register X and the value j in the immediate field, and stores the result in register X.                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| Continuous                |               | Leade the color of the immediate field to recite A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| Continuous<br>description | _             | Loads the value n in the immediate field to register A.  When the LA instructions are continuously coded and executed, only the first LA instruction is executed and other LA instructions coded continuously are skipped.                                                                                                                                                                                                                                                                                                                                                                                                               |
| _                         | _             | Transfers bits 9 and 8 to register W5, bits 7 to 4 to register B and bits 3 to 0 to register A. These bits 9 to 0 are the ROM pattern in address (DR2 DR1 DR0 A3 A2 A1 A0)2 specified by registers A and D in page p.  When this instruction is executed, 1 stage of stack register is used.  When this instruction is executed after executing the SBK instruction, pages 64 to 127 are specified. When this instruction is executed after executing the RBK instruction, pages 0 to 63 are specified. When this instruction is executed after system is released from reset or returned from RAM back-up, pages 0 to 63 are specified. |

4570 Group

47

SINGLE-CHIP 4-BIT CMOS MICROCOMPUTER

SINGLE-CHIP 4-BIT CMOS MICROCOMPUTER

#### MACHINE INSTRUCTIONS (CONTINUED)

| Parameter            |          |    |    |    |                | Ins            | struc | ction | cod            | е  |                |               |            |          | er of<br>ds<br>er of<br>es |                  |                                                                  |
|----------------------|----------|----|----|----|----------------|----------------|-------|-------|----------------|----|----------------|---------------|------------|----------|----------------------------|------------------|------------------------------------------------------------------|
| Type of instructions | Mnemonic | D9 | D8 | D7 | D <sub>6</sub> | D <sub>5</sub> | D4    | Dз    | D <sub>2</sub> | D1 | D <sub>0</sub> | Hexad<br>nota |            | nal<br>n | Number of<br>words         | Number of cycles | Function                                                         |
|                      | АМ       | 0  | 0  | 0  | 0              | 0              | 0     | 1     | 0              | 1  | 0              | 0 (           | ) <i>A</i> | ۸        | 1                          | 1                | $(A) \leftarrow (A) + (M(DP))$                                   |
|                      | AMC      | 0  | 0  | 0  | 0              | 0              | 0     | 1     | 0              | 1  | 1              | 0 (           | ) E        | 3        | 1                          | 1                | $(A) \leftarrow (A) + (M(DP)) + (CY)$<br>$(CY) \leftarrow Carry$ |
|                      | A n      | 0  | 0  | 0  | 1              | 1              | 0     | n     | n              | n  | n              | 0 (           | 6 r        | 1        | 1                          | 1                | (A) ← (A) + n<br>n = 0 to 15                                     |
| Arithmetic operation | AND      | 0  | 0  | 0  | 0              | 0              | 1     | 1     | 0              | 0  | 0              | 0             | 1 8        | 3        | 1                          | 1                | $(A) \leftarrow (A)AND(M(DP))$                                   |
| Arithmetic           | OR       | 0  | 0  | 0  | 0              | 0              | 1     | 1     | 0              | 0  | 1              | 0             | 1 9        | )        | 1                          | 1                | $(A) \leftarrow (A)OR(M(DP))$                                    |
|                      | SC       | 0  | 0  | 0  | 0              | 0              | 0     | 0     | 1              | 1  | 1              | 0 (           | ) 7        | 7        | 1                          | 1                | (CY) ← 1                                                         |
|                      | RC       | 0  | 0  | 0  | 0              | 0              | 0     | 0     | 1              | 1  | 0              | 0 (           | ) 6        | 6        | 1                          | 1                | (CY) ← 0                                                         |
|                      | szc      | 0  | 0  | 0  | 0              | 1              | 0     | 1     | 1              | 1  | 1              | 0 2           | 2 F        | =        | 1                          | 1                | (CY) = 0 ?                                                       |
|                      | СМА      | 0  | 0  | 0  | 0              | 0              | 1     | 1     | 1              | 0  | 0              | 0             | 1 (        |          | 1                          | 1                | $(A) \leftarrow (A)$                                             |
|                      | RAR      | 0  | 0  | 0  | 0              | 0              | 1     | 1     | 1              | 0  | 1              | 0             | 1 [        | )        | 1                          | 1                | CY → A3A2A1A0                                                    |
| _                    | SB j     | 0  | 0  | 0  | 1              | 0              | 1     | 1     | 1              | j  | j              | 0 :           |            | C<br>+j  | 1                          | 1                | (Mj(DP)) ← 1<br>j = 0 to 3                                       |
| Bit operation        | RB j     | 0  | 0  | 0  | 1              | 0              | 0     | 1     | 1              | j  | j              | 0 4           |            | C<br>+j  | 1                          | 1                | $(Mj(DP)) \leftarrow 0$<br>j = 0  to  3                          |
| Bit                  | SZB j    | 0  | 0  | 0  | 0              | 1              | 0     | 0     | 0              | j  | j              | 0 2           | 2          | j        | 1                          | 1                | (Mj(DP)) = 0 ?<br>j = 0 to 3                                     |
| no<br>n              | SEAM     | 0  | 0  | 0  | 0              | 1              | 0     | 0     | 1              | 1  | 0              | 0 2           | 2          | 6        | 1                          | 1                | (A) = (M(DP)) ?                                                  |
| Comparison operation | SEA n    | 0  | 0  | 0  | 0              | 1              | 0     | 0     | 1              | 0  | 1              | 0 2           |            | 5        | 2                          | 2                | (A) = n ?<br>n = 0 to 15                                         |
| J                    |          | 0  | 0  | 0  | 1              | 1              | 1     | n     | n              | n  | n              | 0             | 7          | n        |                            |                  |                                                                  |

| Skip condition               | Carry flag CY | Detailed description                                                                                                                                                                       |
|------------------------------|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| -                            | _             | Adds the contents of M(DP) to register A. Stores the result in register A. The contents of carry flag CY remains unchanged.                                                                |
| -                            | 0/1           | Adds the contents of M(DP) and carry flag CY to register A. Stores the result in register A and carry flag CY.                                                                             |
| Overflow = 0                 | _             | Adds the value n in the immediate field to register A.  The contents of carry flag CY remains unchanged.  Skips the next instruction when there is no overflow as the result of operation. |
| -                            | _             | Performs the AND operation between the contents of register A and the contents of M(DP), and stores the result in register A.                                                              |
| -                            | -             | Performs the OR operation between the contents of register A and the contents of M(DP), and stores the result in register A.                                                               |
| -                            | 1             | Sets carry flag CY to "1."                                                                                                                                                                 |
| -                            | 0             | Clears carry flag CY to "0."                                                                                                                                                               |
| (CY) = 0                     | _             | Skips the next instruction when the contents of carry flag CY is "0."                                                                                                                      |
| -                            | _             | Stores the one's complement for register A's contents in register A.                                                                                                                       |
| _                            | 0/1           | Rotates the contents of register A including the contents of carry flag CY to the right by 1 bit.                                                                                          |
| -                            | -             | Sets the contents of bit j (bit specified by the value j in the immediate field) of M(DP) to "1."                                                                                          |
| -                            | _             | Clears the contents of bit j (bit specified by the value j in the immediate field) of M(DP) to "0."                                                                                        |
| (Mj(DP)) = 0<br>j = 0  to  3 | _             | Skips the next instruction when the contents of bit j (bit specified by the value j in the immediate field) of M(DP) is "0."                                                               |
| (A) = (M(DP))                | -             | Skips the next instruction when the contents of register A is equal to the contents of M(DP).                                                                                              |
| (A) = n                      | _             | Skips the next instruction when the contents of register A is equal to the value n in the immediate field.                                                                                 |

**4570 Group** 

SINGLE-CHIP 4-BIT CMOS MICROCOMPUTER

SINGLE-CHIP 4-BIT CMOS MICROCOMPUTER

| MACH                   | INE INST | RU             | CT | 101        | IS (           | CC             | NT         | INI        | JED            | ) <u> </u>     |                |   |               |             | 1                  |                  |                                                                                                                |
|------------------------|----------|----------------|----|------------|----------------|----------------|------------|------------|----------------|----------------|----------------|---|---------------|-------------|--------------------|------------------|----------------------------------------------------------------------------------------------------------------|
| Parameter              |          |                |    |            |                | In             | strud      | ction      | coc            | le             |                |   |               |             | r of<br>s          | r of<br>s        |                                                                                                                |
| Type of \instructions\ | Mnemonic | D <sub>9</sub> | D8 | D7         | D <sub>6</sub> | D <sub>5</sub> | D4         | <b>D</b> 3 | D <sub>2</sub> | D <sub>1</sub> | D <sub>0</sub> | 1 | adeo<br>otati | cimal<br>on | Number of<br>words | Number of cycles | Function                                                                                                       |
|                        | Ва       | 0              | 1  | 1          | <b>a</b> 6     | <b>a</b> 5     | <b>a</b> 4 | <b>a</b> 3 | <b>a</b> 2     | a <sub>1</sub> | <b>a</b> 0     | 1 | 8<br>+a       |             | 1                  | 1                | (PCL) ← a6−a0                                                                                                  |
| eration                | BL p, a  | 0              | 0  | 1          | 1              | 1              | <b>p</b> 4 | рз         | p <sub>2</sub> | <b>p</b> 1     | p <sub>0</sub> | 0 | E<br>+p       | •           | 2                  | 2                | (PCH) ← p<br>(PCL) ← a6-a0<br>(Note)                                                                           |
| Branch operation       |          | 1              | 0  | <b>p</b> 5 | <b>a</b> 6     | <b>a</b> 5     | <b>a</b> 4 | <b>a</b> 3 | <b>a</b> 2     | a <sub>1</sub> | <b>a</b> 0     | 2 | р<br>+а       |             |                    |                  |                                                                                                                |
|                        | BLA p    | 0              | 0  | 0          | 0              | 0              | 1          | 0          | 0              | 0              | 0              | 0 | 1             | 0           | 2                  | 2                | (PCH) ← p<br>(PCL) ← (DR2–DR0, A3–A0)                                                                          |
|                        |          | 1              | 0  | <b>p</b> 5 | p4             | 0              | 0          | рз         | p <sub>2</sub> | p <sub>1</sub> | <b>p</b> 0     | 2 | р             | р           |                    |                  | (Note)                                                                                                         |
|                        | ВМ а     | 0              | 1  | 0          | <b>a</b> 6     | <b>a</b> 5     | <b>a</b> 4 | <b>a</b> 3 | <b>a</b> 2     | <b>a</b> 1     | <b>a</b> 0     | 1 | а             | а           | 1                  | 1                | $(SP) \leftarrow (SP) + 1$<br>$(SK(SP)) \leftarrow (PC)$<br>$(PCH) \leftarrow 2$<br>$(PCL) \leftarrow a_6-a_0$ |
| peration               | BML p, a | 0              | 0  | 1          | 1              | 0              | p4         | <b>p</b> 3 | p <sub>2</sub> | <b>p</b> 1     | <b>p</b> 0     | 0 | C<br>+p       | •           | 2                  | 2                | $(SP) \leftarrow (SP) + 1$<br>$(SK(SP)) \leftarrow (PC)$<br>$(PCH) \leftarrow p$                               |
| Subroutine operation   |          | 1              | 0  | <b>p</b> 5 | <b>a</b> 6     | <b>a</b> 5     | <b>a</b> 4 | аз         | <b>a</b> 2     | a <sub>1</sub> | <b>a</b> 0     | 2 | р<br>+а       |             |                    |                  | (PCL) ← a6–a0<br>(Note)                                                                                        |
| Sul                    | BMLA p   | 0              | 0  | 0          | 0              | 1              | 1          | 0          | 0              | 0              | 0              | 0 | 3             | 0           | 2                  | 2                | (SP) ← (SP) + 1<br>(SK(SP)) ← (PC)                                                                             |
|                        |          | 1              | 0  | <b>p</b> 5 | p4             | 0              | 0          | рз         | p2             | p1             | p <sub>0</sub> | 2 | p             | p           |                    |                  | $(PCH) \leftarrow p$<br>$(PCL) \leftarrow (DR_2-DR_0, A_3-A_0)$<br>(Note)                                      |
| tion                   | RTI      | 0              | 0  | 0          | 1              | 0              | 0          | 0          | 1              | 1              | 0              | 0 | 4             | 6           | 1                  | 1                | $(PC) \leftarrow (SK(SP))$<br>$(SP) \leftarrow (SP) - 1$                                                       |
| Return operation       | RT       | 0              | 0  | 0          | 1              | 0              | 0          | 0          | 1              | 0              | 0              | 0 | 4             | 4           | 1                  | 2                | $(PC) \leftarrow (SK(SP))$<br>$(SP) \leftarrow (SP) - 1$                                                       |
| Re                     | RTS      | 0              | 0  | 0          | 1              | 0              | 0          | 0          | 1              | 0              | 1              | 0 | 4             | 5           | 1                  | 2                | $(PC) \leftarrow (SK(SP))$<br>$(SP) \leftarrow (SP) - 1$                                                       |

Note: p is 0 to 31 for M34570M4 and p is 0 to 63 for M34570E8 and M34570M8.

p is 0 to 127 for M34570ED and M34570MD, and p<sub>6</sub> is specified with the SBK and RBK instructions.

| Skip condition       | Carry flag CY | Detailed description                                                                                                                                                                                                                                                    |
|----------------------|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| -                    | _             | Branch within a page : Branches to address a in the identical page.                                                                                                                                                                                                     |
| -                    | _             | Branch out of a page : Branches to address a in page p.                                                                                                                                                                                                                 |
| -                    | _             | Branch out of a page: Branches to address (DR2 DR1 DR0 A3 A2 A1 A0)2 specified by registers D and A in page p.                                                                                                                                                          |
| _                    | _             | Call the subroutine in page 2 : Calls the subroutine at address a in page 2.                                                                                                                                                                                            |
| -                    | _             | Call the subroutine : Calls the subroutine at address a in page p.                                                                                                                                                                                                      |
| -                    | _             | Call the subroutine: Calls the subroutine at address (DR2 DR1 DR0 A3 A2 A1 A0)2 specified by registers D and A in page p.                                                                                                                                               |
| _                    | _             | Returns from interrupt service routine to main routine.  Returns each value of data pointer (X, Y, Z), carry flag, skip status, NOP mode status by the continuous description of the LA/LXY instruction, register A and register B to the states just before interrupt. |
| -                    | _             | Returns from subroutine to the routine called the subroutine.                                                                                                                                                                                                           |
| Skip unconditionally | _             | Returns from subroutine to the routine called the subroutine, and skips the next instruction unconditionally.                                                                                                                                                           |

## 4570 Group

SINGLE-CHIP 4-BIT CMOS MICROCOMPUTER

SINGLE-CHIP 4-BIT CMOS MICROCOMPUTER

### MACHINE INSTRUCTIONS (CONTINUED)

| Parameter           |          |                |    |    |                | Ins            | struc | ction | coc | de             |                |   |              |             | er of<br>Is        | er of            |                                                                              |
|---------------------|----------|----------------|----|----|----------------|----------------|-------|-------|-----|----------------|----------------|---|--------------|-------------|--------------------|------------------|------------------------------------------------------------------------------|
| Type of structions  | Mnemonic | D <sub>9</sub> | D8 | D7 | D <sub>6</sub> | D <sub>5</sub> | D4    | Dз    | D2  | D <sub>1</sub> | D <sub>0</sub> | 1 | ade<br>otati | cimal<br>on | Number of<br>words | Number of cycles | Function                                                                     |
|                     | DI       | 0              | 0  | 0  | 0              | 0              | 0     | 0     | 1   | 0              | 0              | 0 | 0            | 4           | 1                  | 1                | (INTE) ← 0                                                                   |
|                     | EI       | 0              | 0  | 0  | 0              | 0              | 0     | 0     | 1   | 0              | 1              | 0 | 0            | 5           | 1                  | 1                | (INTE) ← 1                                                                   |
|                     | SNZ0     | 0              | 0  | 0  | 0              | 1              | 1     | 1     | 0   | 0              | 0              | 0 | 3            | 8           | 1                  | 1                | (EXF0) = 1?<br>After skipping the next instruction,<br>$(EXF0) \leftarrow 0$ |
| ration              | SNZI0    | 0              | 0  | 0  | 0              | 1              | 1     | 1     | 0   | 1              | 0              | 0 | 3            | Α           | 1                  | 1                | l12 = 1 : (INT) = "H" ?                                                      |
| Interrupt operation |          |                |    |    |                |                |       |       |     |                |                |   |              |             |                    |                  | l12 = 0 : (INT) = "L" ?                                                      |
| <u>u</u>            | TAV1     | 0              | 0  | 0  | 1              | 0              | 1     | 0     | 1   | 0              | 0              | 0 | 5            | 4           | 1                  | 1                | (A) ← (V1)                                                                   |
|                     | TV1A     | 0              | 0  | 0  | 0              | 1              | 1     | 1     | 1   | 1              | 1              | 0 | 3            | F           | 1                  | 1                | (V1) ← (A)                                                                   |
|                     | TAV2     | 0              | 0  | 0  | 1              | 0              | 1     | 0     | 1   | 0              | 1              | 0 | 5            | 5           | 1                  | 1                | (A) ← (V2)                                                                   |
|                     | TV2A     | 0              | 0  | 0  | 0              | 1              | 1     | 1     | 1   | 1              | 0              | 0 | 3            | E           | 1                  | 1                | (V2) ← (A)                                                                   |
|                     | TAI1     | 1              | 0  | 0  | 1              | 0              | 1     | 0     | 0   | 1              | 1              | 2 | 5            | 3           | 1                  | 1                | (A) ← (I1)                                                                   |
|                     | TI1A     | 1              | 0  | 0  | 0              | 0              | 1     | 0     | 1   | 1              | 1              | 2 | 1            | 7           | 1                  | 1                | (I1) ← (A)                                                                   |
|                     | TAW1     | 1              | 0  | 0  | 1              | 0              | 0     | 1     | 0   | 1              | 1              | 2 | 4            | В           | 1                  | 1                | (A) ← (W1)                                                                   |
|                     | TW1A     | 1              | 0  | 0  | 0              | 0              | 0     | 1     | 1   | 1              | 0              | 2 | 0            | Е           | 1                  | 1                | (W1) ← (A)                                                                   |
|                     | TAW2     | 1              | 0  | 0  | 1              | 0              | 0     | 1     | 1   | 0              | 0              | 2 | 4            | С           | 1                  | 1                | (A) ← (W2)                                                                   |
| c                   | TW2A     | 1              | 0  | 0  | 0              | 0              | 0     | 1     | 1   | 1              | 1              | 2 | 0            | F           | 1                  | 1                | (W2) ← (A)                                                                   |
| peratio             | TAW3     | 1              | 0  | 0  | 1              | 0              | 0     | 1     | 1   | 0              | 1              | 2 | 4            | D           | 1                  | 1                | (A) ← (W3)                                                                   |
| Timer operation     | TW3A     | 1              | 0  | 0  | 0              | 0              | 1     | 0     | 0   | 0              | 0              | 2 | 1            | 0           | 1                  | 1                | (W3) ← (A)                                                                   |
| -                   | TAW5     | 1              | 0  | 0  | 1              | 0              | 0     | 1     | 1   | 1              | 1              | 2 | 4            | F           | 1                  | 1                | $(A) \leftarrow (0, 0, W51, W50)$                                            |
|                     | TW5A     | 1              | 0  | 0  | 0              | 0              | 1     | 0     | 0   | 1              | 0              | 2 | 1            | 2           | 1                  | 1                | (W51, W50) ← (A1, A0)                                                        |
|                     |          |                |    |    |                |                |       |       |     |                |                |   |              |             |                    |                  |                                                                              |
|                     |          |                |    |    |                |                |       |       |     |                |                |   |              |             |                    |                  |                                                                              |

| Skip condition                  | Carry flag CY | Detailed description                                                                                                                                                    |
|---------------------------------|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| -                               | _             | Clears the interrupt enable flag INTE to "0," and disables the interrupt.                                                                                               |
| -                               | _             | Sets the interrupt enable flag INTE to "1," and enables the interrupt.                                                                                                  |
| (EXF0) = 1                      | _             | Skips the next instruction when the contents of EXF0 flag is "1."  After skipping, clears the EXF0 flag to "0."                                                         |
| (INT) = "H"<br>However, I12 = 1 | _             | When bit 2 (I12) of register I1 is "1": Skips the next instruction when the level of INT pin is "H."                                                                    |
| (INT) = "L"<br>However, I12 = 0 | _             | When bit 2 (I12) of register I1 is "0": Skips the next instruction when the level of INT pin is "L."                                                                    |
| -                               | _             | Transfers the contents of interrupt control register V1 to register A.                                                                                                  |
| -                               | _             | Transfers the contents of register A to interrupt control register V1.                                                                                                  |
| -                               | _             | Transfers the contents of interrupt control register V2 to register A.                                                                                                  |
| -                               | -             | Transfers the contents of register A to interrupt control register V2.                                                                                                  |
| -                               | -             | Transfers the contents of interrupt control register I1 to register A.                                                                                                  |
| -                               | -             | Transfers the contents of register A to interrupt control register I1.                                                                                                  |
| _                               | -             | Transfers the contents of timer control register W1 to register A.                                                                                                      |
| -                               | -             | Transfers the contents of register A to timer control register W1.                                                                                                      |
| -                               | -             | Transfers the contents of timer control register W2 to register A.                                                                                                      |
| -                               | -             | Transfers the contents of register A to timer control register W2.                                                                                                      |
| -                               | _             | Transfers the contents of timer control register W3 to register A.                                                                                                      |
| -                               | _             | Transfers the contents of register A to timer control register W3.                                                                                                      |
| -                               | _             | Transfers the contents of timer count value store register W5 to the low-order 2 bits of register A. The contents of the high-order 2 bits of register A is set to "0." |
| -                               | _             | Transfers the contents of the low-order 2 bits of register A to timer count value store register W5.                                                                    |
|                                 |               |                                                                                                                                                                         |

**4570 Group** 

SINGLE-CHIP 4-BIT CMOS MICROCOMPUTER

SINGLE-CHIP 4-BIT CMOS MICROCOMPUTER

| MACHINE INSTRUCTIONS (C | CONTINUED |
|-------------------------|-----------|
|-------------------------|-----------|

| Parameter            |          |    |    |    |                | Ins            | struc | ction | coc            | le             |                |                       | 30 | er or<br>ds        | er of            |                                                                                                                                                                                                                                                                                                                 |
|----------------------|----------|----|----|----|----------------|----------------|-------|-------|----------------|----------------|----------------|-----------------------|----|--------------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Type of instructions | Mnemonic | D9 | D8 | D7 | D <sub>6</sub> | D <sub>5</sub> | D4    | Dз    | D <sub>2</sub> | D <sub>1</sub> | D <sub>0</sub> | Hexadecim<br>notation | al | Number of<br>words | Number of cycles | Function                                                                                                                                                                                                                                                                                                        |
|                      | TAB1     | 1  | 0  | 0  | 1              | 1              | 1     | 0     | 0              | 0              | 0              | 2 7 0                 |    | 1                  | 1                | $(W5) \leftarrow (T19, T18)$<br>$(B) \leftarrow (T17-T14)$<br>$(A) \leftarrow (T13-T10)$                                                                                                                                                                                                                        |
|                      | T1AB     | 1  | 0  | 0  | 0              | 1              | 1     | 0     | 0              | 0              | 0              | 2 3 0                 |    | 1                  | 1                | At timer 1 stop (W10=0),<br>(R19, R18) $\leftarrow$ (W5)<br>(T19, T18) $\leftarrow$ (W5)<br>(R17-R14) $\leftarrow$ (B)<br>(R13-R10) $\leftarrow$ (A)<br>(T13-T10) $\leftarrow$ (A)<br>At timer 1 operating (W10=1),<br>(R19, R18) $\leftarrow$ (W5)<br>(R17-R14) $\leftarrow$ (B)<br>(R13-R10) $\leftarrow$ (A) |
|                      | TAB2     | 1  | 0  | 0  | 1              | 1              | 1     | 0     | 0              | 0              | 1              | 2 7 1                 |    | 1                  | 1                | (B) ← (T27–T24)<br>(A) ← (T23–T20)                                                                                                                                                                                                                                                                              |
| Timer operation      | T2AB     | 1  | 0  | 0  | 0              | 1              | 1     | 0     | 0              | 0              | 1              | 2 3 1                 |    | 1                  | 1                | $(R27-R24) \leftarrow (B)$<br>$(T27-T24) \leftarrow (B)$<br>$(R23-R20) \leftarrow (A)$<br>$(T23-T20) \leftarrow (A)$                                                                                                                                                                                            |
| Time                 | TR2AB    | 1  | 0  | 0  | 0              | 1              | 1     | 1     | 0              | 1              | 0              | 2 3 A                 |    | 1                  | 1                | $(R27-R24) \leftarrow (B)$<br>$(R23-R20) \leftarrow (A)$                                                                                                                                                                                                                                                        |
|                      | TAB3     | 1  | 0  | 0  | 1              | 1              | 1     | 0     | 0              | 1              | 0              | 2 7 2                 |    | 1                  | 1                | (B) $\leftarrow$ (T37–T34)<br>(A) $\leftarrow$ (T33–T30)                                                                                                                                                                                                                                                        |
|                      | ТЗАВ     | 1  | 0  | 0  | 0              | 1              | 1     | 0     | 0              | 1              | 0              | 2 3 2                 |    | 1                  | 1                | $(R3L7-R3L4) \leftarrow (B)$<br>$(T37-T34) \leftarrow (B)$<br>$(R3L3-R3L0) \leftarrow (A)$<br>$(T33-T30) \leftarrow (A)$                                                                                                                                                                                        |
|                      | ТЗНАВ    | 1  | 0  | 0  | 0              | 1              | 1     | 1     | 1              | 0              | 1              | 2 3 D                 |    | 1                  | 1                | (R3H7–R3H4) ← (B)<br>(R3H3–R3H0) ← (A)                                                                                                                                                                                                                                                                          |

| Skip condition | Carry flag CY | Detailed description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|----------------|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| -              | _             | Transfers the contents of the high-order 2 bits of timer 1 to register W5, and transfers the contents of the low-order 8 bits of timer 1 to registers A and B.                                                                                                                                                                                                                                                                                                                                                                                              |
| -              | _             | When stopping (W10=0), transfers the contents of register W5 to the contents of the high-order 2 bits of timer 1 and of the timer 1 reload register, and transfers the contents of registers A and B to the contents of the low-order 8 bits of timer 1 and of the timer 1 reload register.  When operating (W10=1), transfers the contents of register W5 to the contents of the high-order 2 bits of the timer 1 reload register, and transfers the contents of registers A and B to the contents of the low-order 8 bits of the timer 1 reload register. |
| -              | _             | Transfers the contents of timer 2 to registers A and B.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| -              | _             | Transfers the contents of registers A and B to timer 2 and timer 2 reload register.                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| -              | _             | Transfers the contents of registers A and B to timer 2 reload register.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| -              | _             | Transfers the contents of timer 3 to registers A and B.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| -              | _             | Transfers the contents of registers A and B to timer 3 and timer 3 reload register R3L.                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| -              | _             | Transfers the contents of registers A and B to timer 3 reload register R3H.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|                |               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|                |               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |

## **4570 Group**

SINGLE-CHIP 4-BIT CMOS MICROCOMPUTER

SINGLE-CHIP 4-BIT CMOS MICROCOMPUTER

| Parameter              |          |    | Instruction code |    |                |                |    |    |                |                |                |                      | er of<br>ds     | er of            |                                                                           |
|------------------------|----------|----|------------------|----|----------------|----------------|----|----|----------------|----------------|----------------|----------------------|-----------------|------------------|---------------------------------------------------------------------------|
| Type of instructions   | Mnemonic | D9 | D8               | D7 | D <sub>6</sub> | D <sub>5</sub> | D4 | Дз | D <sub>2</sub> | D <sub>1</sub> | D <sub>0</sub> | Hexadecimal notation | Number of words | Number of cycles | Function                                                                  |
|                        | SNZT1    | 1  | 0                | 1  | 0              | 0              | 0  | 0  | 0              | 0              | 0              | 2 8 0                | 1               | 1                | (T1F) = 1?<br>After skipping the next instruction<br>$(T1F) \leftarrow 0$ |
| Timer operation        | SNZT2    | 1  | 0                | 1  | 0              | 0              | 0  | 0  | 0              | 0              | 1              | 2 8 1                | 1               | 1                | (T2F) = 1?<br>After skipping the next instruction<br>$(T2F) \leftarrow 0$ |
| Ti.                    | SNZT3    | 1  | 0                | 1  | 0              | 0              | 0  | 0  | 0              | 1              | 0              | 2 8 2                | 1               | 1                | (T3F) = 1?<br>After skipping the next instruction<br>$(T3F) \leftarrow 0$ |
|                        | IAP0     | 1  | 0                | 0  | 1              | 1              | 0  | 0  | 0              | 0              | 0              | 2 6 0                | 1               | 1                | (A) ← (P0)                                                                |
|                        | ОР0А     | 1  | 0                | 0  | 0              | 1              | 0  | 0  | 0              | 0              | 0              | 2 2 0                | 1               | 1                | (P0) ← (A)                                                                |
|                        | IAP1     | 1  | 0                | 0  | 1              | 1              | 0  | 0  | 0              | 0              | 1              | 2 6 1                | 1               | 1                | (A) ← (P1)                                                                |
|                        | OP1A     | 1  | 0                | 0  | 0              | 1              | 0  | 0  | 0              | 0              | 1              | 2 2 1                | 1               | 1                | (P1) ← (A)                                                                |
|                        | IAP2     | 1  | 0                | 0  | 1              | 1              | 0  | 0  | 0              | 1              | 0              | 2 6 2                | 1               | 1                | $(A_1, A_0) \leftarrow (P2_1, P2_0)$<br>$(A_3, A_2) \leftarrow 0$         |
|                        | IAP3     | 1  | 0                | 0  | 1              | 1              | 0  | 0  | 0              | 1              | 1              | 2 6 3                | 1               | 1                | (A) ← (P3)                                                                |
| ation                  | ОРЗА     | 1  | 0                | 0  | 0              | 1              | 0  | 0  | 0              | 1              | 1              | 2 2 3                | 1               | 1                | (P3) ← (A)                                                                |
| t opera                | IAP4     | 1  | 0                | 0  | 1              | 1              | 0  | 0  | 1              | 0              | 0              | 2 6 4                | 1               | 1                | (A) ← (P4)                                                                |
| Input/Output operation | CLD      | 0  | 0                | 0  | 0              | 0              | 1  | 0  | 0              | 0              | 1              | 0 1 1                | 1               | 1                | (D) ← 1                                                                   |
| Input                  | RD       | 0  | 0                | 0  | 0              | 0              | 1  | 0  | 1              | 0              | 0              | 0 1 4                | 1               | 1                | $(D(Y)) \leftarrow 0$ $(Y) = 0 \text{ to } 9$                             |
|                        | SD       | 0  | 0                | 0  | 0              | 0              | 1  | 0  | 1              | 0              | 1              | 0 1 5                | 1               | 1                | $(D(Y)) \leftarrow 1$ $(Y) = 0 \text{ to } 9$                             |
|                        | TK0A     | 1  | 0                | 0  | 0              | 0              | 1  | 1  | 0              | 1              | 1              | 2 1 B                | 1               | 1                | (K0) ← (A)                                                                |
|                        | TAK0     | 1  | 0                | 0  | 1              | 0              | 1  | 0  | 1              | 1              | 0              | 2 5 6                | 1               | 1                | (A) ← (K0)                                                                |
|                        | TPU0A    | 1  | 0                | 0  | 0              | 1              | 0  | 1  | 1              | 0              | 1              | 2 2 D                | 1               | 1                | (PU0) ← (A)                                                               |
|                        | TAPU0    | 1  | 0                | 0  | 1              | 0              | 1  | 0  | 1              | 1              | 1              | 2 5 7                | 1               | 1                | (A) ← (PU0)                                                               |

| Skip condition | Carry flag CY | Detailed description                                                                              |
|----------------|---------------|---------------------------------------------------------------------------------------------------|
| (T1F) = 1      | _             | Skips the next instruction when the contents of T1F flag is "1." After skipping, clears T1F flag. |
| (T2F) = 1      | _             | Skips the next instruction when the contents of T2F flag is "1." After skipping, clears T2F flag. |
| (T3F) = 1      | _             | Skips the next instruction when the contents of T3F flag is "1." After skipping, clears T3F flag. |
| _              | _             | Transfers the input of port P0 to register A.                                                     |
| -              | _             | Outputs the contents of register A to port P0.                                                    |
| _              | _             | Transfers the input of port P1 to register A.                                                     |
| -              | _             | Outputs the contents of register A to port P1.                                                    |
| -              | _             | Transfers the input of port P2 to register A.                                                     |
| -              | _             | Transfers the input of port P3 to register A.                                                     |
| -              | _             | Outputs the contents of register A to port P3.                                                    |
| -              | _             | Transfers the input of port P4 to register A.                                                     |
| _              | _             | Sets port D to "1."                                                                               |
| _              | _             | Clears a bit of port D specified by register Y to "0."                                            |
| -              | _             | Sets a bit of port D specified by register Y to "1."                                              |
| _              | _             | Transfers the contents of register A to key-on wakeup control register K0.                        |
| _              | _             | Transfers the contents of key-on wakeup control register K0 to register A.                        |
| _              | _             | Transfers the contents of register A to pull-up control register PU0.                             |
| _              | _             | Transfers the contents of pull-up control register PU0 to register A.                             |

4570 Group

SINGLE-CHIP 4-BIT CMOS MICROCOMPUTER

# SINGLE-CHIP 4-BIT CMOS MICROCOMPUTER

| Parameter                            | r        |                |    |    |                | In             | struc | ction | coc            | de             |                |   |             |             | Jo (               | jo "             |                                                               |
|--------------------------------------|----------|----------------|----|----|----------------|----------------|-------|-------|----------------|----------------|----------------|---|-------------|-------------|--------------------|------------------|---------------------------------------------------------------|
| Type of instructions                 | Mnemonic | D <sub>9</sub> | D8 | D7 | D <sub>6</sub> | D <sub>5</sub> | D4    | Дз    | D <sub>2</sub> | D <sub>1</sub> | D <sub>0</sub> |   | ade<br>otat | cimal<br>on | Number of<br>words | Number of cycles | Function                                                      |
| Carrier generating circuit operation | TC2A     | 1              | 0  | 1  | 0              | 1              | 0     | 1     | 0              | 0              | 1              | 2 | A           | 9           | 1                  | 1                | (C21, C20) ← (A1, A0)                                         |
|                                      | NOP      | 0              | 0  | 0  | 0              | 0              | 0     | 0     | 0              | 0              | 0              | 0 | 0           | 0           | 1                  | 1                | (PC) ← (PC) + 1                                               |
|                                      | POF      | 0              | 0  | 0  | 0              | 0              | 0     | 0     | 0              | 1              | 0              | 0 | 0           | 2           | 1                  | 1                | Transition to RAM back-up mode                                |
|                                      | EPOF     | 0              | 0  | 0  | 1              | 0              | 1     | 1     | 0              | 1              | 1              | 0 | 5           | В           | 1                  | 1                | POF instruction valid                                         |
| Other operation                      | SNZP     | 0              | 0  | 0  | 0              | 0              | 0     | 0     | 0              | 1              | 1              | 0 | 0           | 3           | 1                  | 1                | (P) = 1 ?                                                     |
| Othe                                 | WRST     | 1              | 0  | 1  | 0              | 1              | 0     | 0     | 0              | 0              | 0              | 2 | Α           | 0           | 1                  | 1                | (WDF1) ← 0, (WEF) ← 1                                         |
|                                      | TABSI    | 1              | 0  | 0  | 1              | 1              | 1     | 1     | 0              | 0              | 0              | 2 | 7           | 8           | 1                  | 1                | $(B) \leftarrow (SI_7 - SI_4)$ $(A) \leftarrow (SI_3 - SI_0)$ |
|                                      | TSIAB    | 1              | 0  | 0  | 0              | 1              | 1     | 1     | 0              | 0              | 0              | 2 | 3           | 8           | 1                  | 1                | $(SI_7-SI_4) \leftarrow (B)$ $(SI_3-SI_0) \leftarrow (A)$     |
|                                      | TAMR     | 1              | 0  | 0  | 1              | 0              | 1     | 0     | 0              | 1              | 0              | 2 | 5           | 2           | 1                  | 1                | $(A) \leftarrow (MR_3 - MR_0)$                                |
|                                      | TMRA     | 1              | 0  | 0  | 0              | 0              | 1     | 0     | 1              | 1              | 0              | 2 | 1           | 6           | 1                  | 1                | $(MR_3-MR_0) \leftarrow (A)$                                  |
|                                      | SBK      | 0              | 0  | 0  | 1              | 0              | 0     | 0     | 0              | 0              | 1              | 0 | 4           | 1           | 1                  | 1                | When executing the TABP p instruction, p6 $\leftarrow$ 1      |
|                                      | RBK      | 0              | 0  | 0  | 1              | 0              | 0     | 0     | 0              | 0              | 0              | 0 | 4           | 0           | 1                  | 1                | When executing the TABP p instruction, p6 $\leftarrow 0$      |

| Skip condition | Carry flag CY | Detailed description                                                                                                                                                                                                                         |
|----------------|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| -              | _             | Transfers the contents of register A to carrier wave output control register C2.                                                                                                                                                             |
|                |               |                                                                                                                                                                                                                                              |
|                |               |                                                                                                                                                                                                                                              |
| -              | _             | No operation                                                                                                                                                                                                                                 |
| -              | _             | Puts the system in RAM back-up mode state by executing the POF instruction after executing the EPOF instruction.                                                                                                                             |
| -              | _             | Validates the POF instruction which is executed after the EPOF instruction by executing the EPOF instruction.                                                                                                                                |
| (P) = 1        | _             | Skips the next instruction when P flag is "1." After skipping, P flag remains unchanged.                                                                                                                                                     |
| _              | _             | Operates the watchdog timer and initializes the watchdog timer flag (WDF1).                                                                                                                                                                  |
| _              | _             | Transfers the contents of general-purpose register SI to registers A and B.                                                                                                                                                                  |
| -              | _             | Transfers the contents of registers A and B to general-purpose register SI.                                                                                                                                                                  |
| -              | _             | Transfers the contents of clock control register MR to register A.                                                                                                                                                                           |
| -              | _             | Transfers the contents of register A to clock control register MR.                                                                                                                                                                           |
| -              | _             | Data area which is referred when executing the TABP p instruction is set to pages 64 to 127.  This setting is valid only for the TABP p instruction.                                                                                         |
| -              | _             | Data area which is referred when executing the TABP p instruction is set to pages 0 to 63.  This setting is valid only for the TABP p instruction.  If the SBK instruction is not executed, p6 when executing the TABP p instruction is "0." |
|                |               |                                                                                                                                                                                                                                              |
|                |               |                                                                                                                                                                                                                                              |

#### SINGLE-CHIP 4-BIT CMOS MICROCOMPUTER

#### **CONTROL REGISTERS**

|                 | Interrupt control register V1    | at r | reset: 00002                                                    | RAM back-up : 00002           | R/W |  |  |
|-----------------|----------------------------------|------|-----------------------------------------------------------------|-------------------------------|-----|--|--|
| V13             | Timer 2 interrupt enable bit     | 0    | Interrupt disabled (SNZT2 instruction is valid)                 |                               |     |  |  |
| V 13            | Timer 2 interrupt enable bit     | 1    | Interrupt enabled (SNZT2 instruction is invalid)                |                               |     |  |  |
| V12             | Timer 1 interrupt enable bit     | 0    | Interrupt disabled (SNZT1 instruction is valid)                 |                               |     |  |  |
| V 12            | Timer Timerrupt enable bit       | 1    | Interrupt enabled (                                             | SNZT1 instruction is invalid) |     |  |  |
| V1 <sub>1</sub> | Not used                         | 0    | This little was for a first house to be a first house the first |                               |     |  |  |
| V 11            | Not used                         | 1    | This bit has no function, but read/write is enabled.            |                               |     |  |  |
| V10             | External 0 interrupt enable bit  | 0    | Interrupt disabled (                                            | SNZ0 instruction is valid)    |     |  |  |
| V 10            | External o interrupt eriable bit | 1    | Interrupt enabled (                                             | SNZ0 instruction is invalid)  |     |  |  |

|      | Interrupt control register V2 |   | eset : 00002                                         | at RAM back-up : 00002      | R/W |  |  |
|------|-------------------------------|---|------------------------------------------------------|-----------------------------|-----|--|--|
| V23  | Not used                      | 0 | This bit has no function, but read/write is enabled. |                             |     |  |  |
| • 20 |                               | 1 |                                                      |                             |     |  |  |
| V22  | Not used                      | 0 | This hit has no form                                 |                             |     |  |  |
| V 22 | Not used                      | 1 | This bit has no function, but read/write is enabled. |                             |     |  |  |
| V21  | Not used                      | 0 | This bit has no function, but read/write is enabled. |                             |     |  |  |
| ٧٧١  | Not used                      | 1 |                                                      |                             |     |  |  |
| V20  | Timer 3 interrupt enable bit  | 0 | Interrupt disabled (                                 | SNZT3 instruction is valid) |     |  |  |
| V Z0 | Timer o interrupt eriable bit | 1 | Interrupt enabled (SNZT3 instruction is invalid)     |                             |     |  |  |

|     | Interrupt control register I1                | at | reset : 00002                                                       | at RAM back-up : state retained | R/W |  |  |
|-----|----------------------------------------------|----|---------------------------------------------------------------------|---------------------------------|-----|--|--|
| 113 | Not used                                     | 0  | This bit has no function, but read/write is enabled.                |                                 |     |  |  |
| 113 | Not used                                     | 1  | This bit has no function, but read/write is enabled.                |                                 |     |  |  |
|     |                                              | 0  | Falling waveform ("L" level of INT pin is recognized with the SNZI0 |                                 |     |  |  |
| 14. | Interrupt valid waveform for INT pin /return |    | instruction)/"L" level                                              |                                 |     |  |  |
| l12 | level selection bit (Note 2)                 | 1  | Rising waveform ("H" level of INT pin is recognized with the SN     |                                 |     |  |  |
|     |                                              |    | instruction)/"H" leve                                               | el                              |     |  |  |
| 111 | Not used                                     | 0  | This hit has no function but road/units is analysed                 |                                 |     |  |  |
| 111 | Not used                                     | 1  | This bit has no function, but read/write is enabled.                |                                 |     |  |  |
| I1o | Not used                                     | 0  | This bit has no function, but read/write is enabled.                |                                 |     |  |  |
| 110 | Not useu                                     | 1  |                                                                     |                                 |     |  |  |

Notes 1: "R" represents read enabled, and "W" represents write enabled.

<sup>2:</sup> Depending on the input state of P2<sub>1</sub>/INT pin, the external interrupt request flag EXF0 may be set to "1" when the contents of I1<sub>2</sub> is changed. Accordingly, set a value to bit 2 of register I1 and execute the SNZ0 instruction to clear the EXF0 flag after executing at least one instruction.

SINGLE-CHIP 4-BIT CMOS MICROCOMPUTER

#### **CONTROL REGISTERS (CONTINUED)**

|                 | Timer control register W1              | at | reset: 00002                       | at RAM back-up : 00002 | R/W |  |  |  |
|-----------------|----------------------------------------|----|------------------------------------|------------------------|-----|--|--|--|
| W13             | Prescaler control bit                  | 0  | Stop (prescaler state initialized) |                        |     |  |  |  |
| VV 13           | Prescaler control bit                  | 1  | Operating                          |                        |     |  |  |  |
| ١٨/4 -          | Droppelor dividing ratio coloction hit | 0  | Instruction clock divided by 4     |                        |     |  |  |  |
| W12             | Prescaler dividing ratio selection bit | 1  | Instruction clock divided by 8     |                        |     |  |  |  |
| 10/4            | Timer 1 count source selection bit     | 0  | Prescaler output (ORCLK)           |                        |     |  |  |  |
| W1 <sub>1</sub> | Timer i count source selection bit     | 1  | Carrier output (CARRY)             |                        |     |  |  |  |
| ١٨/4 -          | Timer 1 central hit                    | 0  | Stop (state retained               | 1)                     |     |  |  |  |
| W10             | Timer 1 control bit                    | 1  | Operating                          |                        |     |  |  |  |

|         | Timer control register W2                 |     | at  | reset : 00002            | at RAM back-up : state retained | R/W |  |
|---------|-------------------------------------------|-----|-----|--------------------------|---------------------------------|-----|--|
| W23     | Timer 2 control bit                       |     | )   | Stop (state retained)    |                                 |     |  |
| VVZ3    |                                           |     | 1   | Operating                |                                 |     |  |
| W22     | Port D9/Tout pin function selection bit   |     | )   | Port D <sub>9</sub>      |                                 |     |  |
| V V Z Z | Port Day 1001 piri function selection bit | 1   |     | Tout pin                 |                                 |     |  |
|         |                                           | W21 | W20 |                          | Count source                    |     |  |
| W21     |                                           |     | 0   | Prescaler output (ORCLK) |                                 |     |  |
|         | Timer 2 count source selection bits       | 0   | 1   | Timer 1 underflow signal |                                 |     |  |
| W20     |                                           |     | 0   | Instruction clock        |                                 |     |  |
|         |                                           |     | 1   | 16-bit timer underflo    | ow signal                       |     |  |

|               | Timer control register W3           |     | at  | reset : 00002                                        | at RAM back-up : state retained | R/W |  |
|---------------|-------------------------------------|-----|-----|------------------------------------------------------|---------------------------------|-----|--|
| W33           | Timer 3 control bit                 |     | )   | Stop (state retained)                                |                                 |     |  |
| VV <b>J</b> 3 |                                     |     | 1   | Operating                                            |                                 |     |  |
| W32           | Not used                            | 0   |     | This bit has no function, but read/write is enabled. |                                 |     |  |
|               |                                     | W31 | W30 | Count source                                         |                                 |     |  |
| W31           | Timer 3 count source selection bits |     | 0   | Timer 2 underflow signal                             |                                 |     |  |
|               |                                     |     | 1   | Prescaler output (ORCLK)                             |                                 |     |  |
| W30           |                                     |     | 0   | f(XIN) or f(XIN)/2                                   |                                 |     |  |
|               |                                     |     | 1   | Not available                                        |                                 |     |  |

| Timer count value store register W5 | at reset : 002 | at RAM back-up : state retained | R/W |
|-------------------------------------|----------------|---------------------------------|-----|
| Timer count value store register W5 | at reset : 002 | at RAM back-up : state retained | R/W |

2-bit register. The contents of the high-order 2 bits (bits 9 and 8) of the 10-bit ROM pattern at address ( $D_2D_1D_0A_3A_2A_1A_0$ ) in page p specified by registers D and A is stored in this register W5 with the TABP p instruction.

In addition, data can be transferred between the low-order 2 bits of register A and this register W5 with the TW5A or TAW5 instruction. Data can be read/written to/from the high-order 2 bits of timer 1 with the T1AB or TAB1 instruction.

Note: "R" represents read enabled, and "W" represents write enabled.

#### SINGLE-CHIP 4-BIT CMOS MICROCOMPUTER

**CONTROL REGISTERS (CONTINUED)** 

| Ca    | rrier wave output control register C2 | 6 | at reset : 002                            | at RAM back-up : 002 | W |
|-------|---------------------------------------|---|-------------------------------------------|----------------------|---|
| C21   | Port CARR output control bit          | 0 | Port CARR "L" level output                |                      |   |
| 021   | Tott OAKK output control bit          | 1 | Port CARR "H" level output                |                      |   |
| C20   | Carrier wave output auto-control bit  | 0 | Auto-control output by timer 1 is invalid |                      |   |
| L C20 | Carrier wave output auto-control bit  | 1 | Auto-control output by timer 1 is valid   |                      |   |

| Key-on wakeup control register K0 |                                    | at reset : 00002 |                        | at RAM back-up : state retained | R/W |  |  |
|-----------------------------------|------------------------------------|------------------|------------------------|---------------------------------|-----|--|--|
| 140                               | Port P4 <sub>3</sub> key-on wakeup | 0                | Key-on wakeup not      | used                            |     |  |  |
| К0з                               | control bit                        | 1                | Key-on wakeup used     |                                 |     |  |  |
| К0-                               | Port P42 key-on wakeup             | 0                | Key-on wakeup not used |                                 |     |  |  |
| K0 <sub>2</sub>                   | control bit                        | 1                | Key-on wakeup used     |                                 |     |  |  |
| K01                               | Port P4 <sub>1</sub> key-on wakeup | 0                | Key-on wakeup not used |                                 |     |  |  |
| KU1                               | control bit                        | 1                | Key-on wakeup used     |                                 |     |  |  |
| K00                               | Port P4 <sub>0</sub> key-on wakeup | 0                | Key-on wakeup not used |                                 |     |  |  |
| K00                               | control bit                        | 1                | Key-on wakeup used     |                                 |     |  |  |

| Pull-up control register PU0 |                                         | at reset : 00002        |                        | at RAM back-up : state retained | R/W |  |  |
|------------------------------|-----------------------------------------|-------------------------|------------------------|---------------------------------|-----|--|--|
| DUO                          | Port P4 <sub>3</sub> pull-up transistor | 0                       | Pull-up transistor Ol  | FF                              |     |  |  |
| PU03                         | control bit                             | 1                       | Pull-up transistor ON  |                                 |     |  |  |
| DUO                          | Port P42 pull-up transistor             | 0                       | Pull-up transistor OFF |                                 |     |  |  |
| PU0 <sub>2</sub>             | control bit                             | 1                       | Pull-up transistor ON  |                                 |     |  |  |
| DLIO.                        | Port P4 <sub>1</sub> pull-up transistor | 0                       | Pull-up transistor Ol  | FF                              |     |  |  |
| PU01                         | control bit                             | 1                       | Pull-up transistor ON  |                                 |     |  |  |
| DI IO-                       | Port P40 and P01 pull-up transistor     | 0                       | Pull-up transistor OFF |                                 |     |  |  |
| PU0 <sub>0</sub>             | control bit                             | 1 Pull-up transistor ON |                        |                                 |     |  |  |

| Clock control register MR |                                  |   | reset : 10002                                        | at RAM back-up : state retained R/M | V                                                   |  |  |  |  |
|---------------------------|----------------------------------|---|------------------------------------------------------|-------------------------------------|-----------------------------------------------------|--|--|--|--|
| MD                        | Constant along the selection hit | 0 | f(XIN)                                               | ,                                   |                                                     |  |  |  |  |
| MR3                       | System clock selection bit       | 1 | f(XIN)/4                                             |                                     |                                                     |  |  |  |  |
| MR <sub>2</sub>           | MD Not and                       |   | MDs Not used                                         |                                     | This hit has no function, but road/write is enabled |  |  |  |  |
| IVIR2                     | Not used                         | 1 | This bit has no function, but read/write is enabled. |                                     |                                                     |  |  |  |  |
| MR <sub>1</sub>           | Not used                         | 0 | This hit has no fund                                 | tion but road/write is enabled      |                                                     |  |  |  |  |
| IVIK1                     | Not used                         | 1 | This bit has no function, but read/write is enabled. |                                     |                                                     |  |  |  |  |
| MDo                       | Not used                         | 0 | This bit has no function, but read/write is enabled. |                                     |                                                     |  |  |  |  |
| I IVIK0                   | MR <sub>0</sub> Not used         |   | Titlis bit has no lunc                               | tion, but read/write is enabled.    |                                                     |  |  |  |  |

| 8-bit general purpose register PU0 | at reset : 0016 | at RAM back-up : state retained | R/W |
|------------------------------------|-----------------|---------------------------------|-----|
|------------------------------------|-----------------|---------------------------------|-----|

8-bit general purpose register.

8-bit data can be transferred between this register PU0 and registers A and B with the TSIAB instruction and TABSI instruction.

Note: "R" represents read enabled, and "W" represents write enabled.

SINGLE-CHIP 4-BIT CMOS MICROCOMPUTER

#### **ABSOLUTE MAXIMUM RATINGS**

| Symbol | Parameter                            | Conditions                          | Ratings         | Unit |
|--------|--------------------------------------|-------------------------------------|-----------------|------|
| Vdd    | Supply voltage                       |                                     | -0.3 to 7.0     | V    |
| \/.    | Input voltage                        |                                     | 0.240.1/55.0.2  | V    |
| Vı     | P0, P1, P2, P3, P4, RESET, XIN, VDCE |                                     | -0.3 to VDD+0.3 | V    |
| Vo     | Output voltage P0, P1, P3, D         | Output transistors in cut-off state | -0.3 to VDD+0.3 | V    |
| Vo     | Output voltage CARR, Хоит            |                                     | -0.3 to VDD+0.3 | V    |
| Pd     | Power dissipation                    |                                     | 300             | mW   |
| Topr   | Operating temperature range          |                                     | -20 to 70       | °C   |
| Tstg   | Storage temperature range            |                                     | -40 to 125      | °C   |

#### **RECOMMENDED OPERATING CONDITIONS1**

(Mask ROM version:Ta = -20 °C to 70 °C, V<sub>DD</sub> = 2.0 V to 5.5 V, unless otherwise noted)

(One Time PROM version:Ta = -20 °C to 70 °C, VDD = 2.5 V to 5.5 V, unless otherwise noted)

| Symbol | D                      | arameter                                                        | Conditions                                         |      | Limits | its  |      |  |
|--------|------------------------|-----------------------------------------------------------------|----------------------------------------------------|------|--------|------|------|--|
| Symbol |                        | arameter                                                        | Conditions                                         | Min. | Тур.   | Max. | Unit |  |
|        |                        | Mask ROM version System clock =f(X <sub>IN</sub> )/4            | f(X <sub>IN</sub> ) ≤ 4.2 MHz<br>Ceramic resonator | 2.0  |        | 5.5  |      |  |
|        |                        | Mask ROM version System clock                                   | f(X <sub>IN</sub> ) ≤ 2.0 MHz<br>Ceramic resonator | 4.5  |        | 5.5  |      |  |
| VDD    | Supply voltage         | =f(XIN)                                                         | f(XIN) ≤ 1.0 MHz<br>Ceramic resonator              | 2.0  |        | 5.5  | V    |  |
|        |                        | One Time PROM version<br>System clock<br>=f(X <sub>IN</sub> )/4 | f(X <sub>IN</sub> ) ≤ 4.2 MHz<br>Ceramic resonator | 2.5  |        | 5.5  |      |  |
|        |                        | One Time PROM version                                           | f(X <sub>IN</sub> ) ≤ 2.0 MHz<br>Ceramic resonator | 4.5  |        | 5.5  |      |  |
|        |                        | System clock<br>=f(XIN)                                         | f(X <sub>IN</sub> ) ≤ 1.0 MHz<br>Ceramic resonator | 2.5  |        | 5.5  |      |  |
| VDAM   | RAM back-up            | Mask ROM version                                                |                                                    | 1.8  |        | 5.5  | V    |  |
| VRAM   | voltage                | One Time PROM version                                           | RAM back-up                                        | 2.0  |        | 5.5  | V    |  |
| Vss    | Supply voltage         |                                                                 |                                                    |      | 0      |      | V    |  |
|        |                        | Mask ROM version System clock =f(XIN)/4                         | V <sub>DD</sub> =2.0 V to 5.5V                     |      |        | 4.2  |      |  |
|        | 0                      | Mask ROM version System clock                                   | V <sub>DD</sub> =4.5 V to 5.5V                     |      |        | 2.0  |      |  |
| f(XIN) | Oscillation frequency  | =f(X <sub>IN</sub> )                                            | VDD=2.0 V to 5.5V                                  |      |        | 1.0  | MHz  |  |
|        | (at ceramic resonance) | One Time PROM version System clock =f(XIN)/4                    | V <sub>DD</sub> =2.5 V to 5.5V                     |      |        | 4.2  |      |  |
|        |                        | One Time PROM version System clock                              | VDD=4.5 V to 5.5V                                  |      |        | 2.0  |      |  |
|        |                        | =f(XIN)                                                         | V <sub>DD</sub> =2.5 V to 5.5V                     |      |        | 1.0  |      |  |

SINGLE-CHIP 4-BIT CMOS MICROCOMPUTER

#### **RECOMMENDED OPERATING CONDITIONS 2**

(Mask ROM version:Ta = -20 °C to 70 °C, V<sub>DD</sub> = 2.0 V to 5.5 V, unless otherwise noted) (One Time PROM version:Ta = -20 °C to 70 °C, V<sub>DD</sub> = 2.5 V to 5.5 V, unless otherwise noted)

| Cumbal       | _                                                | Conditions                             |         | Limits |        | L lm!t |  |
|--------------|--------------------------------------------------|----------------------------------------|---------|--------|--------|--------|--|
| Symbol       | Parameter                                        | Conditions                             | Min.    | Тур.   | Max.   | Unit   |  |
| ViH          | "H" level input voltage P0, P1, P2, P3, P4, VDCE |                                        | 0.8Vpd  |        | VDD    | V      |  |
| Vih          | "H" level input voltage XIN                      |                                        | 0.7Vpd  |        | Vdd    | V      |  |
| Vін          | "H" level input voltage RESET                    |                                        | 0.85Vpd |        | Vdd    | V      |  |
| Vін          | "H" level input voltage INT                      |                                        | 0.8Vpd  |        | Vdd    | V      |  |
| VIL          | "L" level input voltage P0, P1, P2, P3, P4, VDCE |                                        | 0       |        | 0.3Vpd | V      |  |
| VIL          | "L" level input voltage XIN                      |                                        | 0       |        | 0.3Vpd | V      |  |
| VIL          | "L" level input voltage RESET                    |                                        | 0       |        | 0.3Vpd | V      |  |
| VIL          | "L" level input voltage INT                      |                                        | 0       |        | 0.2Vdd | V      |  |
| loL(peak)    | "L" level peak output current                    | VDD=5.0 V                              |         |        | 10     | mA     |  |
|              | P0, P1, D0-D9, CARR                              | VDD=3.0 V                              |         |        | 4      | ] '''^ |  |
| loL(peak)    | "L" level peak output current P3                 | VDD=5.0 V                              |         |        | 30     | mA     |  |
|              |                                                  | VDD=3.0 V                              |         |        | 24     |        |  |
| loL(avg)     | "L" level average output current                 | VDD=5.0 V                              |         |        | 5      | - mA   |  |
|              | P0, P1, D0-D9, CARR (Note)                       | VDD=3.0 V                              |         |        | 2      | IIIA   |  |
| lo∟(avg)     | "L" level average output current P3              | VDD=5.0 V                              |         |        | 15     | mA     |  |
|              | (Note)                                           | VDD=3.0 V                              |         |        | 12     |        |  |
| loн(peak)    | "H" level peak output current                    | VDD=5.0 V                              |         |        | -30    | mA     |  |
|              | CARR                                             | VDD=3.0 V                              |         |        | -15    |        |  |
| Iон(avg)     | "H" level average output current                 | VDD=5.0 V                              |         |        | -15    | mA     |  |
|              | CARR (Note)                                      | VDD=3.0 V                              |         |        | -7     | '''    |  |
| Σlol         | "L" total current P0, P1, P3                     |                                        |         |        | 30     | mA     |  |
| $\Sigma$ lol | "L" total current D                              |                                        |         |        | 20     | mA     |  |
| TPON         | Power reset circuit valid power rising time      | Mask ROM version<br>VDD = 0 to 2.0 V   |         |        | 100    | 115    |  |
|              |                                                  | One Time PROM version VDD = 0 to 2.5 V |         |        | 100    | μs     |  |

Note: The average output current is the average current value at the 100 ms interval.

SINGLE-CHIP 4-BIT CMOS MICROCOMPUTER

#### **ELECTRICAL CHARACTERISTICS**

(Mask ROM version:Ta = -20 °C to 70 °C, V<sub>DD</sub> = 2.0 V to 5.5 V, unless otherwise noted) (One Time PROM version:Ta = -20 °C to 70 °C, V<sub>DD</sub> = 2.5 V to 5.5 V, unless otherwise noted)

| Symbol          |                              | Parameter                                   | Test cond                                                              |                             | Unit |      |      |            |
|-----------------|------------------------------|---------------------------------------------|------------------------------------------------------------------------|-----------------------------|------|------|------|------------|
| Symbol          |                              | Parameter                                   | Test cond                                                              | illions                     | Min. | Тур. | Max. | Onit       |
| Mai             | "L" level output             | voltage                                     | IoL = 5 mA                                                             | VDD = 5.0 V                 |      |      | 0.9  | V          |
| Vol             | P0, P1, D0-D9,               | CARR, RESET                                 | IoL = 2 mA                                                             |                             |      |      | 0.9  | 1 V        |
| Vol             | "I " level output voltage P3 |                                             | IoL = 15 mA                                                            | VDD = 5.0 V                 |      |      | 1.5  | V          |
| VOL             |                              |                                             | IoL = 12 mA                                                            | VDD = 3.0 V                 |      |      | 1.5  | 1 V        |
| Vari            | "I I" lovel output           | voltage CARR                                | Iон = 15 mA                                                            | VDD = 5.0 V                 | 2.4  |      |      | V          |
| Vон             | "H" level output             | vollage CARR                                | Iон = −7 mA                                                            | VDD = 3.0 V                 | 1.0  |      |      | ] <b>'</b> |
| lıн             | "H" level input RESET, VDCE  | current P0, P1, P2, P3, P4,                 | VI = VDD (Note)                                                        |                             |      |      | 1    | μΑ         |
| lıL             | "L" level input<br>VDCE      | current P2, P3, P4, RESET,                  | Vı = 0 V (Note)                                                        |                             | -1   |      |      | μΑ         |
| loz             | Output current a             | at off-state D <sub>0</sub> -D <sub>9</sub> | Vo = VDD                                                               |                             |      |      | 1    | μΑ         |
|                 |                              |                                             | VDD = $5.0 \text{ V}$ , $f(XIN) = 4.2 \text{ System clock} = f(XIN)/4$ | 2 MHz                       |      | 1.3  | 2.6  |            |
|                 |                              |                                             | VDD = 5.0 V                                                            | f(XIN) = 2 MHz              |      | 1.9  | 3.8  | 1          |
|                 |                              |                                             | System clock = f(XIN)                                                  | $f(X_{IN}) = 1 \text{ MHz}$ |      | 1.3  | 2.6  | -          |
| IDD             | Supply current               | at CPU operating mode                       | $V_{DD} = 3.0 \text{ V, } f(X_{IN}) = 4.2$                             |                             |      |      | mA   |            |
|                 |                              |                                             | System clock = $f(X_{IN})/4$                                           |                             |      | 0.6  | 1.2  |            |
|                 |                              |                                             | VDD = 3.0 V                                                            | f(XIN) = 1 MHz              |      | 0.5  | 1.0  | -          |
|                 |                              |                                             | System clock = f(XIN)                                                  | f(XIN) = 500 kHz            |      | 0.4  | 0.8  | -          |
|                 |                              | at RAM back-up mode                         | $f(X_{IN}) = stop, typical val$                                        | ue at Ta = 25 °C            |      | 0.1  | 10   | μΑ         |
|                 |                              | D0 D4 D4                                    | VDD = 5.0 V, VI = 0 V                                                  |                             | 20   | 50   | 125  | T          |
| _               | Pull-up resistor             | P0, P1, P4                                  | VDD = 3.0 V, VI = 0 V                                                  |                             | 40   | 100  | 250  | kΩ         |
| Rрн             | value                        | RESET                                       | VDD = 5.0 V, VI = 0 V                                                  |                             |      | 30   | 70   |            |
|                 |                              | KESET                                       | VDD = 3.0 V, VI = 0 V                                                  |                             | 25   | 60   | 130  | kΩ         |
|                 |                              | INT                                         | VDD = 5.0 V                                                            |                             |      | 0.5  |      |            |
| VT+ <b>–</b> VT | Hysteresis                   | IIVI                                        | V <sub>DD</sub> = 3.0 V<br>V <sub>DD</sub> = 5.0 V                     |                             |      | 0.4  |      | V          |
| v i+ - v i-     | 1.1,31010010                 | RESET                                       |                                                                        |                             |      | 1.5  |      | J ,,       |
|                 |                              |                                             | VDD = 3.0 V                                                            |                             |      | 0.6  |      | V          |

Note: In this case, the pull-up transistor of port P4 is turned off by software.

SINGLE-CHIP 4-BIT CMOS MICROCOMPUTER

#### **BASIC TIMING DIAGRAM**



SINGLE-CHIP 4-BIT CMOS MICROCOMPUTER

#### **BUILT-IN PROM VERSION**

In addition to the mask ROM version, the 4570 Group has the programmable ROM version software compatible with mask ROM. The One Time PROM version has PROM which can only be written to and not be erased.

The built-in PROM version has functions similar to those of the mask ROM version, but it has a PROM mode that enables writing to built-in PROM.

Table 16 shows the product of built-in PROM version. Figure 35 shows the pin configurations of built-in PROM version. The One Time PROM version has pin-compatibility with the mask ROM version.

Table 16 Product of built-in PROM version

| Product    | PROM size   | RAM size   | Package | ROM type      |  |  |
|------------|-------------|------------|---------|---------------|--|--|
|            | (X 10 bits) | (X 4 bits) | ŭ       | <b>,</b>      |  |  |
| M34570E8FP | 8192 words  | 128 words  | 36P2R-A | One Time PROM |  |  |
| M34570EDFP | 16384 words | 128 words  | 36P2R-A | One Time FROM |  |  |



Fig. 35 Pin configuration of built-in PROM version

SINGLE-CHIP 4-BIT CMOS MICROCOMPUTER

#### (1) PROM mode

The built-in PROM version has a PROM mode in addition to a normal operation mode. The PROM mode is used to write to and read from the built-in PROM.

In the PROM mode, the programming adapter can be used with a general-purpose PROM programmer to write to or read from the built-in PROM as if it were M5M27C256K. Programming adapter is listed in Table 17. Contact addresses at the end of this book for the appropriate PROM programmer.

Writing and reading of built-in PROM
 Programming voltage is 12.5 V. Write the program in the PROM of the built-in PROM version as shown in Figure 36.

#### (2) Notes on handling

- ① A high-voltage is used for writing. Take care that overvoltage is not applied. Take care especially at turning on the power.
- ② For the One Time PROM version Mitsubishi Electric corp. does not perform PROM writing test and screening in the assembly process and following processes. In order to improve reliability after writing, performing writing and test according to the flow shown in Figure 37 before using is recommended.

**Table 17 Programming adapter** 

| Microcomputer          | Programming adapter |
|------------------------|---------------------|
| M34570E8FP, M34570EDFP | PCA7425             |



Fig. 36 PROM memory map



Fig. 37 Flow of writing and test of the product shipped in blank

SINGLE-CHIP 4-BIT CMOS MICROCOMPUTER

| G          | ZZ-SH55-(                     | 08B <91A                                       | )>                                                                                                                                           |                         |        |            |                 | [                       | Mask R                | ROM number                         |                      |
|------------|-------------------------------|------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|--------|------------|-----------------|-------------------------|-----------------------|------------------------------------|----------------------|
|            |                               | SINGLE-C                                       | MASK ROM ORDER CON<br>CHIP MICROCOMPUTER M3<br>MITSUBISHI ELECTRI                                                                            | 34570                   |        |            |                 | L                       | Receipt               | Date:<br>Section head<br>signature | Supervisor signature |
|            | Please fi                     | II in all ite                                  | ms marked *.                                                                                                                                 |                         |        |            |                 |                         | Rec                   |                                    |                      |
| *          | Customer                      | Company<br>name                                | TEL (                                                                                                                                        |                         |        |            |                 | )                       | nce<br>ture           | Responsible officer                | Supervisor           |
|            |                               | Date<br>issued                                 | Date:                                                                                                                                        |                         |        |            |                 |                         | Issuance<br>signature |                                    |                      |
| *          | One fl Orderi Specif If at le | sets of Eloppy disking by the type east two of | PROMs are required for each is required for each pattern EPROMs of EPROMs submitted (che the three sets of EPROMs this data. We shall assume | if th<br>eck in<br>subm | is ord | er is page | cimat<br>in the | rmed<br>e box<br>e ider | by flo                | ppy disk.<br>data, we wi           | II produce           |
|            |                               | •                                              | we produce differ from this of a contained in the EPROMs                                                                                     |                         |        |            | ustor           | ner m                   | nust be               | especially                         | careful in           |
|            | Ch                            | ecksum co                                      | ode for entire EPROM area                                                                                                                    |                         |        |            |                 | (hex                    | adecir                | mal notation                       | n)                   |
|            |                               |                                                |                                                                                                                                              |                         |        |            |                 |                         |                       |                                    |                      |
| <b>=</b> 1 | PROM TVI                      | no:                                            |                                                                                                                                              |                         |        |            |                 |                         |                       |                                    |                      |

#### EPROM Type:



Set "FF16" in the shaded area.

Set "1112" in the area of low-order and high-order 5-bit data.

SINGLE-CHIP 4-BIT CMOS MICROCOMPUTER

| G | 77- | .SF  | 155. | -08B | -91    | $\Delta \Omega >$ |
|---|-----|------|------|------|--------|-------------------|
| v |     | · OI | יטטי | -000 | < 31 I | ヘいノ               |

# 4500 SERIES MASK ROM ORDER CONFIRMATION FORM SINGLE-CHIP MICROCOMPUTER M34570M4-XXXFP MITSUBISHI ELECTRIC

| sume the responsibility for ermask file. Thus, extreme care | rors only if the mask ROM data<br>must be taken to verify the masust be-3.5 inch 2HD type and E | or the mask file generating utility. We shall asson the products we produce differs from this sk file in the submitted floppy disk. DOS/V format. And the number of the mask |
|-------------------------------------------------------------|-------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| File code                                                   |                                                                                                 | (hexadecimal notation)                                                                                                                                                       |
| Mask file name                                              |                                                                                                 | .MSK (equal or less than eight characters)                                                                                                                                   |

#### \* 2. Mark Specification

Mark specification must be submitted using the correct form for the type of package being ordered. Fill out the approximate Mark Specification Form (36P2R-A for M34570M4-XXXFP) and attach to the Mask ROM Order Confirmation Form.

#### \* 3. Comments

SINGLE-CHIP 4-BIT CMOS MICROCOMPUTER

| G | ZZ-SH55-0                   | 09B <91A0                     | )>                                                                                                                                             |                                       |                                            |                 | Mask R                | OM number                          |            |
|---|-----------------------------|-------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|--------------------------------------------|-----------------|-----------------------|------------------------------------|------------|
|   |                             |                               | S MASK ROM ORDER CON<br>CHIP MICROCOMPUTER M<br>MITSUBISHI ELECTRI                                                                             | 34570M8-X                             |                                            |                 |                       | Date:<br>Section head<br>signature |            |
|   | Please fi                   | ll in all ite                 | ms marked *.                                                                                                                                   |                                       |                                            |                 | Receipt               |                                    |            |
| * | Customer                    | Company<br>name               | TEL (                                                                                                                                          |                                       |                                            | )               | ure                   | Responsible                        | Supervisor |
|   |                             | Date<br>issued                | Date:                                                                                                                                          |                                       |                                            |                 | Issuance<br>signature |                                    |            |
| * | One fl                      | sets of EF                    | PROMs are required for each is required for each pattern EPROMs                                                                                | •                                     |                                            |                 | •                     | •                                  | ∛OMs.      |
|   | If at le<br>masks<br>on the | east two of based on products | of EPROMs submitted (che<br>the three sets of EPROMs<br>this data. We shall assume<br>we produce differ from this<br>a contained in the EPROMs | submitted<br>the respor<br>data. Thus | contain the contain the contain the custon | ne ide<br>error | entical ors only if   | f the mask                         | ROM data   |
|   | Ch                          | ecksum co                     | ode for entire EPROM area                                                                                                                      |                                       |                                            | ] (he           | exadecir              | mal notatio                        | n)         |
|   |                             |                               |                                                                                                                                                |                                       |                                            |                 |                       |                                    |            |

#### EPROM Type:



Set "FF16" in the shaded area.

Set "1112" in the area of low-order and high-order 5-bit data.

SINGLE-CHIP 4-BIT CMOS MICROCOMPUTER

| GZZ- | -SH | 55- | 09B | <91 | An> |
|------|-----|-----|-----|-----|-----|
|      |     |     |     |     |     |

| Mask ROM number |  |
|-----------------|--|
|-----------------|--|

# 4500 SERIES MASK ROM ORDER CONFIRMATION FORM SINGLE-CHIP MICROCOMPUTER M34570M8-XXXFP MITSUBISHI ELECTRIC

| sume the responsibility for er mask file. Thus, extreme care | rors only if the mask ROM data or<br>e must be taken to verify the mas<br>ust be-3.5 inch 2HD type and D | the mask file generating utility. We shall as-<br>on the products we produce differs from this<br>sk file in the submitted floppy disk.<br>OS/V format. And the number of the mask |
|--------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| File code                                                    |                                                                                                          | (hexadecimal notation)                                                                                                                                                             |
| Mask file name                                               |                                                                                                          | .MSK (equal or less than eight characters)                                                                                                                                         |

#### \* 2. Mark Specification

Mark specification must be submitted using the correct form for the type of package being ordered. Fill out the approximate Mark Specification Form (36P2R-A for M34570M8-XXXFP) and attach to the Mask ROM Order Confirmation Form.

#### \* 3. Comments

SINGLE-CHIP 4-BIT CMOS MICROCOMPUTER

| G. | ZZ-SH55-                      | 10B <91A0                                      | )>                                                                                                   |                         |                      |                                    |                                  |                 | N        | lask R    | OM number                          |                         |
|----|-------------------------------|------------------------------------------------|------------------------------------------------------------------------------------------------------|-------------------------|----------------------|------------------------------------|----------------------------------|-----------------|----------|-----------|------------------------------------|-------------------------|
|    |                               | SINGLE-C                                       | MASK ROM ORD HIP MICROCOMPU MITSUBISHI E                                                             | JTER M34                | 4570M                |                                    |                                  |                 | 1        | Receipt   | Date:<br>Section head<br>signature | Supervisor<br>signature |
| *  | Customer                      | Company<br>name                                |                                                                                                      | TEL (                   |                      |                                    |                                  | )               |          | ature     | Responsible officer                | Supervisor              |
|    |                               | Date<br>issued                                 | Date:                                                                                                |                         |                      |                                    |                                  |                 |          | signature |                                    |                         |
| *  | One fl Orderi Specif If at le | sets of ERoppy disking by the type east two of | PROMs are required is required for each EPROMs of EPROMs submithe three sets of Ethis data. We shall | h pattern<br>tted (chec | if this<br>ck in the | orde<br>ne a <sub>l</sub><br>ted c | r is per<br>oproxima<br>ontain t | forme<br>ate bo | d<br>ox) | by flo    | ppy disk.<br>data, we wi           | II produce              |
|    | on the<br>verifyir            | products ong the dat                           | we produce differ fra contained in the ode for entire EPRC                                           | om this da<br>EPROMs    | ata. Th              | ius, t                             | -                                | omer            | mı       | ust be    |                                    | careful in              |
| _  | DDOM Tur                      |                                                |                                                                                                      | L                       |                      | I_                                 | ı                                | _               |          |           |                                    |                         |

#### EPROM Type:



Set "FF16" in the shaded area.

Set "1112" in the area of low-order and high-order 5-bit data.

SINGLE-CHIP 4-BIT CMOS MICROCOMPUTER

| _  | 77  |     | 1    | -10B  | 0.4   | Λ Λ |   |
|----|-----|-----|------|-------|-------|-----|---|
| ι. | 7// | -56 | เกก. | - 106 | < 9 T | AU  | > |

|--|

# 4500 SERIES MASK ROM ORDER CONFIRMATION FORM SINGLE-CHIP MICROCOMPUTER M34570MD-XXXFP MITSUBISHI ELECTRIC

| sume the responsibility for err<br>mask file. Thus, extreme care | rors only if the mask ROM data<br>e must be taken to verify the madust be-3.5 inch 2HD type and E | y the mask file generating utility. We shall ason the products we produce differs from this sk file in the submitted floppy disk. |
|------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|
| File code                                                        |                                                                                                   | (hexadecimal notation)                                                                                                            |
| Mask file name                                                   |                                                                                                   | .MSK (equal or less than eight characters)                                                                                        |

#### \* 2. Mark Specification

Mark specification must be submitted using the correct form for the type of package being ordered. Fill out the approximate Mark Specification Form (36P2R-A for M34570MD-XXXFP) and attach to the Mask ROM Order Confirmation Form.

#### \* 3. Comments

SINGLE-CHIP 4-BIT CMOS MICROCOMPUTER

# MARK SPECIFICATION FORM 36P2R-A (36-PIN SHRINK SOP) MARK SPECIFICATION FORM

| Mitsubishi IC catalog name |  |
|----------------------------|--|
|----------------------------|--|

Please choose one of the marking types below (A, B, C), and enter the Mitsubishi catalog name and the special mark (if needed).

#### A. Standard Mitsubishi Mark



#### B. Customer's Parts Number + Mitsubishi catalog name



Customer's Parts Number

Mitsubishi IC catalog name

Note1: The mark field should be written right aligned.

- 2: The fonts and size of characters are standard Mitsubishi type.
- 3: Customer's Parts Number can be up to 11 characters: Only 0 ~ 9, A ~ Z, +, -, /, (, ), &, ©,. (periods),, (commas) are usable.
- $\bf 4$  : If the Mitsubishi logo  $\bf A$  is not required, check the box below.

★ Mitsubishi logo is not required

#### C. Special Mark Required



Note1: If the Special Mark is to be Printed, indicate the desired layout of the mark in the left figure. The layout will be duplicated as close as possible.

Mitsubishi lot number (6-digit or 7-digit) and Mask ROM number (3-digit) are always marked.

2: If the customer's trade mark logo must be used in the Special Mark, check the box below.

Please submit a clean original of the logo.

For the new special character fonts a clean font original (ideally logo drawing) must be submitted.

Special logo required

3: The standard Mitsubishi font is used for all characters except for a logo.

SINGLE-CHIP 4-BIT CMOS MICROCOMPUTER

E

HE

L

L<sub>1</sub>

 $\theta$ 

b2

**e**1

**l**2

С

Detail F

8.2

11.63

0.3

0°

-

1.27

8.4

8.0

11.93

0.5

0.5

11.43

1.765

8.6

12.23 0.7

0.15

10°

#### **PACKAGE OUTLINE**

е

36P2R-A Plastic 36pin 450mil SSOP EIAJ Package Code SSOP36-P-450-0.80 Weight(g) 0.53 JEDEC Code Lead Material Alloy 42 е b2 6 뿐 F Recommended Mount Pad Dimension in Millimeters Symbol Min Nom Max Α 2.4 0.05 **A**1 A2 2.0 -0.35 0.5 0.4 b 0.13 0.15 0.2 D c D 15.2 14.8 15.0

b

#### **MITSUBISHI MICROCOMPUTERS**

### **4570 Group**

SINGLE-CHIP 4-BIT CMOS MICROCOMPUTER

#### Keep safety first in your circuit designs!

Missubishi Electric Corporation puts the maximum effort into making semiconductor products better and more reliable, but there is always the possibility that trouble may occur with them. Trouble with semiconductors may lead to personal injury, fire or property damage. Remember to give due consideration to safety when making your circuit designs, with appropriate measures such as (i) placement of substitutive, auxiliary circuits, (ii) use of non-flammable material or (iii) prevention against any malfunction or mishap.

- These materials are intended as a reference to assist our customers in the selection of the Mitsubishi semiconductor product best suited to the customer's application; they do not convey any license under any intellectual property rights, or any other rights, belonging to Mitsubishi Electric Corporation or a third party.

  Mitsubishi Electric Corporation assumes no responsibility for any damage, or infringement of any third-party's rights, originating in the use of any product data, diagrams, charts or circuit application examples contained in these materials.
- All information contained in these materials, including product data, diagrams and charts, represent information on products at the time of publication of these materials, and are subject to change by Mitsubishi
- Electric Corporation without notice due to product improvements or other reasons. It is therefore recommended that customers contact Mitsubishi Electric Corporation or an authorized Mitsubishi Semiconductor product distributor for the latest product information before purchasing a product listed herein.

  Mitsubishi Electric Corporation or an authorized Mitsubishi Semiconductor group and the product distributor or an authorized Mitsubishi Semiconductor product distributor when considering the use of a product contained herein for any specific purposes, such as apparatus or systems for transportation, vehicular, medical, aerospace, nuclear, or undersea repeater use.

  The prior written approval of Mitsubishi Electric Corporation is necessary to reprint or reproduce in whole or in part these materials.

  If these products or technologies are subject to the Japanese export control restrictions, they must be exported under a license from the Japanese government and cannot be imported into a country other than the

- approved destination.

  Any diversion or reexport contrary to the export control laws and regulations of Japan and/or the country of destination is prohibited.

  Please contact Mitsubishi Electric Corporation or an authorized Mitsubishi Semiconductor product distributor for further details on these materials or the products contained therein.

### REVISION DESCRIPTION LIST

### 4570 GROUP DATA SHEET

| Rev.<br>No. | Revision Description                                                                                                                                                                                                                                                                                                                                                       | Rev.<br>date |
|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|
| 1.0         | First Edition                                                                                                                                                                                                                                                                                                                                                              | 971022       |
| 2.0         | Main revision points are described below.                                                                                                                                                                                                                                                                                                                                  | 990331       |
|             | •M34570MD-XXXFP and M34570EDFP (ROM expansion products [size: 16K 5 10 bits] ) added.                                                                                                                                                                                                                                                                                      |              |
|             | SBK and RBK instructions added and TABP p instruction function is expanded.                                                                                                                                                                                                                                                                                                |              |
|             | (TABP p instruction: When this instruction is executed after executing the SBK instruction, pages 64 to 127 are specified. When this instruction is executed after executing the RBK instruction, pages 0 to 63 are specified. When this instruction is executed after system is released from reset and returned from the RAM back-up mode, pages 0 to 63 are specified.) |              |
|             | • BL, BML, BLA and BMLA instructions revised. Referred pages are expanded to pages 0 to 127 (p6 can be used for page specification.)                                                                                                                                                                                                                                       |              |
|             |                                                                                                                                                                                                                                                                                                                                                                            |              |
|             |                                                                                                                                                                                                                                                                                                                                                                            |              |
|             |                                                                                                                                                                                                                                                                                                                                                                            |              |
|             |                                                                                                                                                                                                                                                                                                                                                                            |              |
|             |                                                                                                                                                                                                                                                                                                                                                                            |              |
|             |                                                                                                                                                                                                                                                                                                                                                                            |              |
|             |                                                                                                                                                                                                                                                                                                                                                                            |              |
|             |                                                                                                                                                                                                                                                                                                                                                                            |              |
|             |                                                                                                                                                                                                                                                                                                                                                                            |              |
|             |                                                                                                                                                                                                                                                                                                                                                                            |              |
|             |                                                                                                                                                                                                                                                                                                                                                                            |              |
|             |                                                                                                                                                                                                                                                                                                                                                                            |              |
|             |                                                                                                                                                                                                                                                                                                                                                                            |              |